ADM1026JST ON Semiconductor, ADM1026JST Datasheet - Page 42

no-image

ADM1026JST

Manufacturer Part Number
ADM1026JST
Description
IC CNTRL SYS REF/EEPROM 48LQFP
Manufacturer
ON Semiconductor
Datasheet

Specifications of ADM1026JST

Rohs Status
RoHS non-compliant
Function
Hardware Monitor
Topology
ADC, Comparator, Multiplexer, Register Bank
Sensor Type
External & Internal
Sensing Temperature
0°C ~ 100°C, External Sensor
Output Type
SMBus™
Output Alarm
No
Output Fan
Yes
Voltage - Supply
3 V ~ 5.5 V
Operating Temperature
0°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
48-LFQFP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADM1026JST
Manufacturer:
AD
Quantity:
453
Part Number:
ADM1026JST
Manufacturer:
ON Semiconductor
Quantity:
10 000
Part Number:
ADM1026JST
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADM1026JST-REEL
Manufacturer:
ON Semiconductor
Quantity:
10 000
Part Number:
ADM1026JST-REEL7
Manufacturer:
ON Semiconductor
Quantity:
10 000
Part Number:
ADM1026JST-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADM1026JSTZ
Manufacturer:
AD
Quantity:
1 220
Part Number:
ADM1026JSTZ
Manufacturer:
ON Semiconductor
Quantity:
10 000
Part Number:
ADM1026JSTZ
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
ADM1026JSTZ-R7
Manufacturer:
ST
Quantity:
200
Part Number:
ADM1026JSTZ-R7
Manufacturer:
ON Semiconductor
Quantity:
10 000
Part Number:
ADM1026JSTZ-R7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADM1026JSTZ-REEL
Manufacturer:
AD
Quantity:
6 906
Part Number:
ADM1026JSTZ-REEL
Manufacturer:
ON/安森美
Quantity:
20 000
Table 35. Register 19h, Mask Register 2 (Power−On Default, 00h)
Table 36. Register 1Ah, Mask Register 3 (Power−On Default, 00h)
Table 37. Register 1Bh, Mask Register 4 (Power−On Default, 00h)
Table 38. Register 1Ch, Mask Register 5 (Power−On Default, 00h)
Bit
Bit
Bit
Bit
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
Int Temp Mask = 0
GPIO16 Mask = 0
THERM Mask = 0
GPIO0 Mask = 0
GPIO1 Mask = 0
GPIO2 Mask = 0
GPIO3 Mask = 0
GPIO4 Mask = 0
GPIO5 Mask = 0
GPIO6 Mask = 0
GPIO7 Mask = 0
FAN0 Mask = 0
FAN1 Mask = 0
FAN2 Mask = 0
FAN3 Mask = 0
FAN4 Mask = 0
FAN5 Mask = 0
FAN6 Mask = 0
FAN7 Mask = 0
V
AFC Mask = 0
A
A
A
A
A
A
A
A
A
CI Mask = 0
BAT
IN0
IN1
IN2
IN3
IN4
IN5
IN6
IN7
IN8
Unused
Name
Name
Name
Name
Mask = 0
Mask = 0
Mask = 0
Mask = 0
Mask = 0
Mask = 0
Mask = 0
Mask = 0
Mask = 0
Mask = 0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
When this bit is set, interrupts generated on the A
When this bit is set, interrupts generated on the A
When this bit is set, interrupts generated on the A
When this bit is set, interrupts generated on the A
When this bit is set, interrupts generated on the A
When this bit is set, interrupts generated on the A
When this bit is set, interrupts generated on the A
When this bit is set, interrupts generated on the A
When this bit is set, interrupts generated on the FAN0 tach channel are masked out.
When this bit is set, interrupts generated on the FAN1 tach channel are masked out.
When this bit is set, interrupts generated on the FAN2 tach channel are masked out.
When this bit is set, interrupts generated on the FAN3 tach channel are masked out.
When this bit is set, interrupts generated on the FAN4 tach channel are masked out.
When this bit is set, interrupts generated on the FAN5 tach channel are masked out.
When this bit is set, interrupts generated on the FAN6 tach channel are masked out.
When this bit is set, interrupts generated on the FAN7 tach channel are masked out.
When this bit is set, interrupts generated on the internal temperature channel are
masked out.
When this bit is set, interrupts generated on the V
When this bit is set, interrupts generated on the A
When this bit is set, interrupts generated from THERM events are masked out.
When this bit is set, interrupts generated from automatic fan control events are
masked out.
Unused. Reads back 0.
When this bit is set, interrupts generated by the chassis intrusion input are masked out.
When this bit is set, interrupts generated on the GPIO16 channel are masked out.
When this bit is set, interrupts generated on the GPIO0 channel are masked out.
When this bit is set, interrupts generated on the GPIO1 channel are masked out.
When this bit is set, interrupts generated on the GPIO2 channel are masked out.
When this bit is set, interrupts generated on the GPIO3 channel are masked out.
When this bit is set, interrupts generated on the GPIO4 channel are masked out.
When this bit is set, interrupts generated on the GPIO5 channel are masked out.
When this bit is set, interrupts generated on the GPIO6 channel are masked out.
When this bit is set, interrupts generated on the GPIO7 channel are masked out.
http://onsemi.com
42
Description
Description
Description
Description
IN0
IN1
IN2
IN3
IN4
IN5
IN6
IN7
BAT
IN8
voltage channel are masked out.
voltage channel are masked out.
voltage channel are masked out.
voltage channel are masked out.
voltage channel are masked out.
voltage channel are masked out.
voltage channel are masked out.
voltage channel are masked out.
voltage channel are masked out.
voltage channel are masked out.

Related parts for ADM1026JST