72V245L10TF IDT, 72V245L10TF Datasheet - Page 13

no-image

72V245L10TF

Manufacturer Part Number
72V245L10TF
Description
FIFO 4Kx18 3.3V SYNC FIFO
Manufacturer
IDT
Datasheet

Specifications of 72V245L10TF

Part # Aliases
IDT72V245L10TF
NOTES:
1. t
2. Select this mode by setting (FL, RXI, WXI) = (0,0,0), (0,1,1), (1,0,0) or (1,1,1) during Reset.
NOTES:
1. When t
2. Select this mode by setting (FL, RXI, WXI) = (0,0,0), (0,1,1), (1,0,0) or (1,1,1) during Reset.
Q
IDT72V205/72V215/72V225/72V235/72V245 3.3V CMOS SyncFIFO
256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18 and 4,096 x 18
D
Q
D
0
0
0
edge of RCLK and the rising edge of WCLK is less than t
Latency Timing apply only at the Empty Boundary (EF = LOW).
0
WCLK
WCLK
SKEW1
RCLK
RCLK
WEN
- D
WEN
- Q
- Q
- D
REN
REN
OE
OE
EF
FF
17
17
17
17
is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go HIGH during the current clock cycle. If the time between the rising
SKEW1
t
t
ENS
LOW
LOW
DS
DATA IN OUTPUT REGISTER
minimum specification, t
t
ENS
DATA WRITE 1
t
SKEW1
NO WRITE
t
t
(1)
ENH
SKEW1
DATA IN OUTPUT REGISTER
Figure 10. Single Register-Buffered Empty Flag Timing (IDT Standard Mode)
FRL
Figure 9. Single Register-Buffered Full Flag Timing (IDT Standard Mode)
(maximum) = t
t
ENH
t
A
t
FRL
(1)
t
WFF
CLK
SKEW1
t
REF
+ t
, then FF may not change state until the next WCLK edge.
SKEW1.
t
DS
When t
DATA WRITE
SKEW1
t
13
WFF
< minimum specification, t
t
A
TM
t
REF
DATA READ
t
ENS
t
t
ENS
DS
t
FRL
SKEW1
DATA WRITE 2
NO WRITE
(maximum) = either 2 * t
(1)
t
ENH
t
SKEW1
DATA READ
t
ENH
COMMERCIAL AND INDUSTRIAL
t
A
t
FRL
CLK
TEMPERATURE RANGES
t
WFF
(1)
+ t
SKEW1,
NEXT DATA READ
t
REF
or t
CLK
MARCH 2013
t
DS
4294 drw 09
+ t
4294 drw 10
SKEW1.
DATA
WRITE
The

Related parts for 72V245L10TF