72V2105L10PF IDT, 72V2105L10PF Datasheet - Page 11

no-image

72V2105L10PF

Manufacturer Part Number
72V2105L10PF
Description
FIFO 256Kx18 3.3V SUPERSYNC FIFO
Manufacturer
IDT
Datasheet

Specifications of 72V2105L10PF

Part # Aliases
IDT72V2105L10PF
Retransmit setup by setting OR HIGH. During this period, the internal read
pointer is set to the first location of the RAM array.
the contents of the first location appear on the outputs. Since FWFT mode
is selected, the first word appears on the outputs, no LOW on REN is
necessary. Reading all subsequent words requires a LOW on REN to
enable the rising edge of RCLK. See Figure 12, Retransmit Timing (FWFT
Mode), for the relevant timing diagram.
IDT72V295/72V2105 3.3V HIGH DENSITY CMOS
SUPERSYNC FIFO
If FWFT mode is selected, the FIFO will mark the beginning of the
When OR goes LOW, Retransmit setup is complete; at the same time,
TM
131,072 x 18, 262,144 x 18
11
and PAF flags begin with the rising edge of RCLK that RT is setup. PAE is
synchronized to RCLK, thus on the second rising edge of RCLK after RT is
setup, the PAE flag will be updated. HF is asynchronous, thus the rising
edge of RCLK that RT is setup will update HF. PAF is synchronized to WCLK,
thus the second rising edge of WCLK that occurs t
of RCLK that RT is setup will update PAF. RT is synchronized to RCLK.
For either IDT Standard mode or FWFT mode, updating of the PAE, HF
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
SKEW
after the rising edge

Related parts for 72V2105L10PF