ispLSI 1048-50LQ Lattice, ispLSI 1048-50LQ Datasheet - Page 8

no-image

ispLSI 1048-50LQ

Manufacturer Part Number
ispLSI 1048-50LQ
Description
CPLD - Complex Programmable Logic Devices USE ispMACH 4000V
Manufacturer
Lattice
Datasheet
1. Internal Timing Parameters are not tested and are for reference only.
2. Refer to Timing Model in this data sheet for further details.
PARAMETER
Internal Timing Parameters
Outputs
t
t
t
Clocks
t
t
t
t
t
Global Reset
t
ob
oen
odis
gy0
gy1/2
gcp
ioy2/3
iocp
gr
47
48
49
50
51
52
53
54
55
#
2
Output Buffer Delay
I/O Cell OE to Output Enabled
I/O Cell OE to Output Disabled
Clock Delay, Y0 to Global GLB Clock Line (Ref. clock)
Clock Delay, Y1 or Y2 to Global GLB Clock Line
Clock Delay, Clock GLB to Global GLB Clock Line
Clock Delay, Y2 or Y3 to I/O Cell Global Clock Line
Clock Delay, Clock GLB to I/O Cell Global Clock Line
Global Reset to GLB and I/O Registers
DESCRIPTION
1
7
Specifications ispLSI 1048
MIN. MAX.
4.2
3.3
0.8
3.3
0.8
-80
2.5
4.2
4.2
4.2
5.0
4.2
5.0
4.2
9.2
MIN. MAX.
5.0
4.0
1.0
4.0
1.0
-70
3.0
5.0
5.0
5.0
6.0
5.0
6.0
5.0
8.0
MIN. MAX.
6.7
5.3
1.3
5.3
1.3
-50
10.6
4.0
6.7
6.7
6.7
8.0
6.6
8.0
6.6
UNITS
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ispLSI 1048-50LQ