AS1542-BTSU ams, AS1542-BTSU Datasheet - Page 21

no-image

AS1542-BTSU

Manufacturer Part Number
AS1542-BTSU
Description
Analog to Digital Converters - ADC
Manufacturer
ams
Datasheet

Specifications of AS1542-BTSU

Rohs
yes
Number Of Channels
16/8
Architecture
SAR
Conversion Rate
1 MSPs
Resolution
12 bit
Input Type
Single-Ended/Differential
Snr
71 dB
Interface Type
QSPI, SPI
Operating Supply Voltage
2.7 V to 5.25 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
TSSOP-28
Maximum Power Dissipation
18.4 mW
Minimum Operating Temperature
- 40 C
Number Of Converters
1
AS1542
Data Sheet - D e t a i l e d D e s c r i p t i o n
The CSN signal initiates the data transfer and conversion process. The falling edge of CSN puts the track and hold into
hold mode, takes the bus out of three-state, and the analog input is sampled at this point. The conversion is also initi-
ated at this point and will require 16 SCLK cycles to complete.
The track and hold will go back into track on the 14th SCLK falling edge (point B in
to the shadow register, in which case the track and hold will not return to track until the rising edge of CSN, (point C in
Figure
On the 16th SCLK falling edge, signal DOUT will go back into tri-state (assuming bit
Sixteen serial clock cycles are required to perform the conversion process and to access data from the AS1542. The
12 bits of data are preceded by the four channel address bits
conversion result corresponds to.
CSN going low provides address bit ADDR3 to be read in by the microprocessor or DSP. The remaining address bits
and data bits are then clocked out by subsequent SCLK falling edges beginning with the second address bit ADDR2;
thus the first SCLK falling edge on the serial clock has address bit ADDR3 provided and also clocks out address bit
ADDR2. The final bit in the data transfer is valid on the 16th falling edge, having being clocked out on the previous
(15th) falling edge.
Figure 32. Shadow Register Write Operation Timing Diagram
Writing information to the control register takes place on the first 13 falling edges of SCLK in a data transfer, assuming
the MSB, i.e., bit
writing of information to the shadow register will take place on all 16 SCLK falling edges in the next serial transfer (see
Figure
the first channel selected in the sequence.
Note: It is important to note that, if channel 15 (V
If bit
DOUT signal will instead be pulled weakly to the logic level corresponding to bit ADDR3 of the next serial transfer. This
is done to ensure that the MSB of the next serial transfer is set up in time for the first SCLK falling edge after the CSN
falling edge.
If bit WEAK/TRIN is set to 0 and the DOUT signal has been in true tri-state between conversions, then depending on
the particular DSP or microcontroller interfacing to the AS1542, address bit ADDR3 may not be set up in time for the
DSP/micro to clock it in successfully. In this case, ADDR3 would only be driven from the falling edge of CSN and must
then be clocked in by the DSP on the following falling edge of SCLK.
www.austriamicrosystems.com
DOUT
SCLK
CSN
DIN
WEAK/TRIN (page 14)
32).
32). The shadow register will be updated upon the rising edge of CSN and the track and hold will begin to track
the programming of the shadow register. CSN will then go high after the 17th clock. In all other cases, 16
clocks will be enough to program the shadow register.
ADDR3
Tri-State
WRITE (page
t
CSS
V
IN0
1
t
ADDR2
CSDOE
t
DS
V
is set to 1, rather than returning to true tri-state upon the 16th SCLK falling edge, the
IN1
14), has been set to 1. If the control register is programmed to use the shadow register,
2
ADDR1
V
IN2
4 ID Bits
3
ADDR0
V
IN3
4
DB11
IN15
t
DOV
t
CH
V
Revision 1.00
) is active in the shadow register, 17 clocks will be needed during
IN4
t
DH
5
DB10
t
CONVERT
ADDR3:ADDR0 (page
V
IN5
6
t
DOH
13
DB2
V
IN13
14
t
CL
Figure
DB1
WEAK/TRIN (page 14)
14), identifying which channel the
V
IN14
15
t
31) except when the write is
DOD
DB0
V
IN15
16
t
CSH
Tri-State
C
is set to 0).
21 - 29

Related parts for AS1542-BTSU