H57V2622GMR-60X HYNIX [Hynix Semiconductor], H57V2622GMR-60X Datasheet - Page 6

no-image

H57V2622GMR-60X

Manufacturer Part Number
H57V2622GMR-60X
Description
256Mb : x32 Dual Die Synchronous DRAM
Manufacturer
HYNIX [Hynix Semiconductor]
Datasheet
Rev 1.0 / Oct. 2009
BALL DESCRIPTIONS
DQM0 ~ DQM3
RAS, CAS, WE
DQ0 ~ DQ31
V
V
DDQ
SYMBOL
A0 ~ A11
BA0, BA1
DD
CLK
CKE
NC
CS
/ V
/ V
SS
SSQ
SUPPLY
SUPPLY
INPUT
INPUT
INPUT
INPUT
INPUT
INPUT
TYPE
I/O
I/O
-
Clock :
The system clock input. All other inputs are registered to the SDRAM on the rising edge
of CLK
Clock Enable:
Controls internal clock signal and when deactivated, the SDRAM will be one of the states
among power down, suspend or self refresh
Chip Select:
Enables or disables all inputs except CLK, CKE and DQM
Bank Address:
Selects bank to be activated during RAS activity
Selects bank to be read/written during CAS activity
Row Address: RA0 ~ RA11, Column Address: CA0 ~ CA8
Auto-precharge flag: A10
Command Inputs:
RAS, CAS and WE define the operation
Refer function truth table for details
Data Mask:
Controls output buffers in read mode and masks input data in write mode
Data Input / Output:
Multiplexed data input / output pin
Power supply
I/O Power supply
No connection : These pads should be left unconnected
DESCRIPTION
Synchronous DRAM Memory 256Mbit
H57V2622GMR Series
6

Related parts for H57V2622GMR-60X