IC42S32202-6B ICSI [Integrated Circuit Solution Inc], IC42S32202-6B Datasheet - Page 23

no-image

IC42S32202-6B

Manufacturer Part Number
IC42S32202-6B
Description
512K x 32 Bit x 4 Banks (64-MBIT) SDRAM
Manufacturer
ICSI [Integrated Circuit Solution Inc]
Datasheet
IC42S32202/L
6.A.C.Test Conditions
LVTTL Interface
Integrated Circuit Solution Inc.
DR042-0C 08/17/2004
7.
8.
9.
10. Assumed input rise and fall time t
11. Power up Sequence
Reference Level of Output Signals
Output Load
Input Signal Levels
Transition Time (Rise and Fall)of Input Signals
Reference Level of Input Signals
Transition times are measured between VIH and VIL.Transition(rise and fall)of input signals are in a fixed slope
(1 ns).
t
If clock rising time is longer than 1 ns,(t
If t
should be added to the parameter.
Power up must be performed in the following sequence.
1) Power must be applied to V
CKE =”H”and DQM =”H.”The CLK signals must be started at the same time.
2) After power-up,a pause of 200 seconds minimum is required.Then,it is recommended that DQM is held
“HIGH”(V
3) All banks must be precharged.
4) A minimum of 2 Auto-Refresh dummy cycles must be required to stabilize the internal circuitry of the device.
5) Mode Register Set command must be asserted to initialize the Mode register.
HZ
R
defines the time in which the outputs achieve the open circuit condition and are not at reference levels.
or t
Output
F
LVTTL D.C. Test Load (A)
is longer than 1 ns,transient time compensation should be considered,i.e.,[(tr +tf)/2 -1 ]ns
DD
levels)to ensure DQ output is in high impedance.
30pF
DD
and V
T
1.2kΩ
3.3V
870Ω
(t
R
&t
DDQ
R
F
/2 -0.5)ns should be added to the parameter.
)=1 ns
(simultaneously)when all input signals are held “NOP”state and both
1.4V /1.4V
Reference to the Under Output Load (B)
2.4V /0.4V
1ns
1.4V
Output
LVTTL A.C. Test Load (B)
Z0=
50Ω
30pF
50Ω
1.4V
23

Related parts for IC42S32202-6B