ML22Q54 OKI [OKI electronic componets], ML22Q54 Datasheet - Page 9

no-image

ML22Q54

Manufacturer Part Number
ML22Q54
Description
2-Channel Mixing Oki ADPCM Algorithm-Based Speech Synthesis LSI
Manufacturer
OKI [OKI electronic componets]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ML22Q54GAZ03A
Manufacturer:
FUJITSU
Quantity:
2 000
OKI Semiconductor
17, 31, 39
13, 40
7, 8
Pin
24
26
28
29
32
36
37
42
30
27
2
6
OUT(–)/AOUT
OUT(+)/DAO
OPTANA
TESTO1
TESTO2
D6/SCK
SERIAL
Symbol
AGND
DGND
D7/DI
AV
DV
WR
DW
CS
RD
DD
DD
Type
I/O
I/O
O
O
O
I
I
I
I
I
I
CPU interface data bus pin in the parallel input interface.
Usually outputs “L” level when RD = “L” level.
Works as serial clock input pin in the serial input interface.
When the SCK input is at “L” level on the falling edge of CS , the DI input
is captured in the device on the rising edge of SCK clock. And when the
SCK input is at “H” level on the falling edge of CS , the DI input is
captured on the falling edge of SCK clock.
CPU interface data bus pin in the parallel input interface.
Usually output “L” level when RD is at “L” level.
Works as serial data input pin in the serial input interface.
When OPTANA pin is at “H” level, this OUT(+)/DAO pin outputs PWM
(positive phase) of 1-bit DAC.
When OPTANA pin is at “L” level, the OUT(+)/DAO pin outputs analog
signal of 14-bit DAC.
When OPTANA pin is at “H” level, this OUT(–)/AOUT pin outputs PWM
(reverse phase) of 1-bit DAC.
When OPTANA pin is at “L” level, the OUT(–)/AOUT pin usually outputs
the analog signal of 14-bit DAC via voltage follower.
CPU interface switching pin.
Serial input interface at “H” level. And parallel input interface at “L” level.
CPU interface chip select pin.
When CS pin is at “H” level, the WR , DW , and RD signals cannot be
input to the device.
Analog output/PWM output select signal.
When OPTANA pin is at “H” level, the PWM of 1-bit DAC outputs from
OUT(+)/DAO and OUT(–)/AOUT pins.
When OPTANA pin is at “L” level, the analog signal of 14-bit DAC is
output from OUT(+)/DAO pin and from OUT(–)/AOUT pin via voltage
follower.
CPU interface write signal.
When CS pin is at “H” level, the WR signal cannot be input to the device.
Data write signal when using EXT command for the voice output.
Set the pin to “H” level when not using EXT command.
When CS pin is at “H” level, the DW signal cannot be input to the device.
This pin has a pull-up resistor built in.
CPU interface read signal.
When CS pin is at “H” level, the RD signal cannot be input to the device.
This pin has a pull-up resistor built in.
Output pin for testing.
Keep this pin open.
Analog power supply pin.
Insert a 0.1 F or larger bypass capacitor between this pin and AGND
pin.
Digital power supply pin.
Insert a 0.1 F or larger bypass capacitor between this pin and DGND
pin.
Analog ground pin.
Digital ground pin.
Description
ML2252/54-XXX, ML22Q54
FEDL2250DIGEST-01
9/31

Related parts for ML22Q54