LCMXO1200 LATTICE [Lattice Semiconductor], LCMXO1200 Datasheet - Page 10

no-image

LCMXO1200

Manufacturer Part Number
LCMXO1200
Description
MachXO Family Data Sheet
Manufacturer
LATTICE [Lattice Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO1200C
Quantity:
4 500
Part Number:
LCMXO1200C
Manufacturer:
LATTICE
Quantity:
1 000
Part Number:
LCMXO1200C
Manufacturer:
ALTERA
0
Part Number:
LCMXO1200C-3B256C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LCMXO1200C-3B256I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LCMXO1200C-3BN256C
Manufacturer:
Lattice
Quantity:
312
Part Number:
LCMXO1200C-3BN256C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LCMXO1200C-3BN256C
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
LCMXO1200C-3BN256I
Manufacturer:
Lattice
Quantity:
77
Part Number:
LCMXO1200C-3FT256C
Manufacturer:
LATTICE
Quantity:
419
Part Number:
LCMXO1200C-3FT256I
Manufacturer:
LATTICE
Quantity:
3 842
Part Number:
LCMXO1200C-3FTN256
Manufacturer:
LATTICE/莱迪斯
Quantity:
20 000
Part Number:
LCMXO1200C-3FTN256C
Manufacturer:
LATTICE
Quantity:
20 000
Lattice Semiconductor
The ispLEVER design tool takes the output of the synthesis tool and places and routes the design. Generally, the
place and route tool is completely automatic, although an interactive routing editor is available to optimize the
design.
Clock/Control Distribution Network
The MachXO family of devices provides global signals that are available to all PFUs. These signals consist of four
primary clocks and four secondary clocks. Primary clock signals are generated from four 16:1 muxes as shown in
Figure 2-7 and Figure 2-8. The available clock sources for the MachXO256 and MachXO640 devices are four dual
function clock pins and 12 internal routing signals. The available clock sources for the MachXO1200 and
MachXO2280 devices are four dual function clock pins, up to nine internal routing signals and up to six PLL out-
puts.
Figure 2-7. Primary Clocks for MachXO256 and MachXO640 Devices
Routing
12
Clock
Pads
4
2-7
16:1
16:1
16:1
16:1
Primary Clock 0
Primary Clock 1
Primary Clock 2
Primary Clock 3
MachXO Family Data Sheet
Architecture

Related parts for LCMXO1200