WM8731L WOLFSON [Wolfson Microelectronics plc], WM8731L Datasheet - Page 45

no-image

WM8731L

Manufacturer Part Number
WM8731L
Description
Portable Internet Audio CODEC with Headphone Driver and Programmable Sample Rates
Manufacturer
WOLFSON [Wolfson Microelectronics plc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
WM8731L
Manufacturer:
WM
Quantity:
20 000
Part Number:
WM8731LEFL/R
Quantity:
470
Part Number:
WM8731LS
Manufacturer:
WOLFSONM
Quantity:
20 000
Part Number:
WM8731LS/SEDS
Manufacturer:
WOLFSON
Quantity:
20 000
Part Number:
WM8731LS54ADXJJ
Manufacturer:
OSRAM
Quantity:
12 000
Part Number:
WM8731LSEFL
Manufacturer:
WOLFSON
Quantity:
7 800
Part Number:
WM8731LSEFL
Manufacturer:
MAX
Quantity:
5
Part Number:
WM8731LSEFL
Manufacturer:
WM
Quantity:
20 000
Company:
Part Number:
WM8731LSEFL
Quantity:
130
Part Number:
WM8731LSEFL/R
Manufacturer:
WOLFSON
Quantity:
20 000
Company:
Part Number:
WM8731LSEFL/R
Quantity:
8 500
Part Number:
WM8731LVHY-AZ
Manufacturer:
IDT
Quantity:
6
WM8731 / WM8731L
w
3-WIRE (SPI COMPATIBLE) SERIAL CONTROL MODE
The WM8731/L can be controlled using a 3-wire serial interface. SDIN is used for the program data,
SCLK is used to clock in the program data and CSB is use to latch in the program data. The 3-wire
interface protocol is shown in Figure 33.
Figure 33 3-Wire Serial Interface
Notes:
1.
2.
3.
2-WIRE SERIAL CONTROL MODE
The WM8731/L supports a 2-wire MPU serial interface. The device operates as a slave device only.
The WM8731/L has one of two slave addresses that are selected by setting the state of pin 15,
(CSB).
Figure 34 2-Wire Serial Interface
Notes:
1.
2.
Table 25 2-Wire MPU Interface Address Selection
To control the WM8731/L on the 2-wire bus the master control device must initiate a data transfer by
establishing a start condition, defined by a high to low transition on SDIN while SCLK remains high.
This indicates that an address and data transfer will follow. All peripherals on the 2-wire bus respond
to the start condition and shift in the next eight bits (7-bit address + R/W bit). The transfer is MSB
first. The 7-bit address consists of a 6-bit base address + a single programmable bit to select one of
two available addresses for this device (see table 24). If the correct address is received and the R/W
bit is ‘0’, indicating a write, then the WM8731/L will respond by pulling SDIN low on the next clock
pulse (ACK). The WM8731/L is a write only device and will only respond to the R/W bit indicating a
write. If the address is not recognised the device will return to the idle condition and wait for a new
start condition and valid address.
SCLK
SDIN
B[15:9] are Control Address Bits
B[8:0] are Control Data Bits
CSB is edge sensitive not level sensitive. The data is latched on the rising edge of CSB.
B[15:9] are Control Address Bits
B[8:0] are Control Data Bits
SCLK
SDIN
CSB
START
CSB STATE
0
1
B15
R ADDR
B14
B13
B12
R/W
B11
ACK
B10
ADDRESS
0011010
0011011
B9
DATA B15-8
B8
B7
B6
ACK
B5
B4
DATA B7-0
B3
PD Rev 4.3 August 2006
B2
B1
ACK
Production Data
B0
STOP
45

Related parts for WM8731L