S9S08AW16A FREESCALE [Freescale Semiconductor, Inc], S9S08AW16A Datasheet - Page 143

no-image

S9S08AW16A

Manufacturer Part Number
S9S08AW16A
Description
HCS08 Microcontrollers
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S9S08AW16AE0CFT
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
S9S08AW16AE0CLC
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
S9S08AW16AE0CLD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
S9S08AW16AE0CLDR
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
S9S08AW16AE0MLC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
S9S08AW16AE0MLD
Manufacturer:
Freescal
Quantity:
12
Part Number:
S9S08AW16AE0MLD
Manufacturer:
FREESCALE
Quantity:
18 240
Part Number:
S9S08AW16AE0MLD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
S9S08AW16AE0MLD
Manufacturer:
FREESCALE
Quantity:
18 240
1
2
3
8.4.10
A clock mode is requested by writing to CLKS1:CLKS0 and the actual clock mode is indicated by
CLKST1:CLKST0. Provided minimum conditions are met, the status shown in CLKST1:CLKST0 should
be the same as the requested mode in CLKS1:CLKS0.
CLKST, and ICGOUT. It also shows the conditions for CLKS = CLKST or the reason CLKS ≠ CLKST.
Freescale Semiconductor
(CLKST)
CLKST will not update immediately after a write to CLKS. Several bus cycles are required before CLKST updates to the new
value.
The reference frequency has no effect on ICGOUT in SCM, but the reference frequency is still used in making the comparisons
that determine the DCOS bit
After initial LOCK; will be ICGDCLK/2R during initial locking process and while FLL is re-locking after the MFD bits are changed.
Actual
Mode
SCM
(XX)
FBE
FEE
(00)
(01)
(10)
(11)
FEI
Off
Clock Mode Requirements
Desired
(CLKS)
Mode
SCM
(XX)
FBE
FBE
FEE
FEE
FBE
FEE
FEE
(10)
(00)
(01)
(10)
(11)
(01)
(11)
(10)
(11)
(11)
FEI
FEI
Off
If a crystal will be used before the next reset, then be sure to set REFS = 1
and CLKS = 1x on the first write to the ICGC1 register. Failure to do so will
result in “locking” REFS = 0 which will prevent the oscillator amplifier
from being enabled until the next reset occurs.
Range
X
X
X
X
X
X
X
X
0
0
0
1
(f
f
f
f
f
ICGIRCLK
ICGIRCLK
ICGIRCLK
Frequency
f
f
Reference
ICGIRCLK
REFERENCE
ICGIRCLK
ICGIRCLK
f
f
ICGERCLK
ICGERCLK
MC9S08AC16 Series Data Sheet, Rev. 8
0
0
0
0
/7
/7
/7
Table 8-9. ICG State Table
/7
/7
/7
(1)
(1)
(1)
2
)
128/f
Comparison
Cycle Time
2/f
8/f
8/f
8/f
8/f
8/f
8/f
NOTE
ICGERCLK
ICGIRCLK
ICGIRCLK
ICGIRCLK
ICGIRCLK
ICGIRCLK
ICGIRCLK
ICGERCLK
Table 8-9
ICGDCLK/R
ICGERCLK/R
ICGERCLK/R
ICGDCLK/R
ICGDCLK/R
ICGDCLK/R
ICGDCLK/R
ICGDCLK/R
ICGDCLK/R
ICGDCLK/R
ICGOUT
shows the relationship between CLKS,
0
0
(2)
3
Internal Clock Generator (S08ICGV4)
Conditions
CLKS = CLKST
ERCS = 1 and
ERCS = 1 and
Not switching
from FBE to
DCOS = 1
DCOS = 1
DCOS = 1
ERCS = 1
SCM
1
for
DCOS = 0 or
LOCS = 1 &
DCOS = 0
ERCS = 0
ERCS = 0
ERCS = 0
ERCS = 0
ERCS = 1
CLKS1 ≠
Reason
CLKST
143

Related parts for S9S08AW16A