STA2065A STMICROELECTRONICS [STMicroelectronics], STA2065A Datasheet

no-image

STA2065A

Manufacturer Part Number
STA2065A
Description
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STA2065A2
Manufacturer:
ST
0
Features
July 2009
For further information contact your local STMicroelectronics sales office.
ARM1176 533/624 MHz host processor
– Cache: 32 KB instruction, 32 KB data
– Vector floating point unit
High performance embedded GPS subsystem
– Parallel acquisition engines for 8 GPS
– 32 tracking channels for all satellites in view
– 5 correlators per channel for urban canyon
– Multibit signal processing hardware
Advanced power management
– Separated power islands for ultra low
– Dynamic core frequency scaling
– 512-Byte embedded SRAM for back-up
System infrastructure
– LP DDR/DDR2 controller: 16/32bit data
– Static memory controller (bootable):
– One bank of 32 KB embedded SRAM
– 64-channel vector interrupt controller (VIC)
– 2 DMA controllers, 16 physical channels
– 32 DMA request for each controller
– Two external DMA requests are supported
Display and graphics
– Color LCD controller for STN,TFT or HR-
– Integrated touch screen controller and ADC
– 3D advanced graphics acceleration
– Video input port (VIP) interface
– JPEG baseline profile decoder
High throuput interfaces
– 2 ports USB 2.0 OTG with integrated
– 3 SD/MMC up to 8 bit data, 2 bootable
satellites or 4 Galileo satellites
robustness
power mode
512 MB addressable. (333 MHz DDR2,
200 MHz LPDDR)
NAND/NOR, SRAM
TFT panels with 24-bit parallel RGB
interface
physical layers
infotainment application processor with embedded GPS
Doc ID16050 Rev 1
Table 1.
Order code
STA2065N
STA2065P
STA2065A
Audio interfaces and features
– Four multichannel serial ports (I2S/TDM)
– SPDIF input interface
– C3 hardware reed-solomon decoder
– Sample rate converter
Standard interfaces
– Four 16-bit input capture/output compare
– Pulse width light modulator (PWL)
– Four autobaud UART
– Three I
– Two synchronous serial port (SSP, SPI)
– Smartcard interface
– Five 32-bit GPIO ports
Two controller area network (CAN) in
automotive version
Programmable voltage IOs: 1.8 V, 2.5 V, 3.3 V
V
TFBGA 372+100 0.65 mm pitch package,
packing in tray
Ambient temperature range: -40 / +85 °C
IOON
: 1.8 ±10%V, V
TFBGA372+100 (16x16x1.2mm)
Device summary
2
Qualification
C multimaster/slave interfaces
Automotive
Consumer
Consumer
grade
Cartesio™ family
DDON
CPU freq.
533 MHz
624 MHz
533 MHz
: V
STA2065
DD
, 1.0 ±10%V
www.st.com
Data brief
CAN
No
No
2x
1/20
20

Related parts for STA2065A

STA2065A Summary of contents

Page 1

... TFBGA 372+100 0.65 mm pitch package, packing in tray ■ Ambient temperature range: -40 / +85 °C Table 1. Device summary Qualification Order code grade STA2065N Consumer STA2065P Consumer STA2065A Automotive Doc ID16050 Rev 1 STA2065 Cartesio™ family Data brief : V , 1.0 ±10%V DDON DD CPU freq. CAN 533 MHz ...

Page 2

Contents Contents 1 Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ...

Page 3

STA2065 2.6.5 2.6.6 2.6.7 2.6.8 2.7 Specific functions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ...

Page 4

Introduction 1 Introduction STA2065 is a highly integrated SOC application processor combining host capability with high performance embedded GPS. STA2065 targets vehicle head units and mobile navigation (PND), telematics, infotainment, advanced audio and connectivity systems. The STA2065 provides all the ...

Page 5

STA2065 2 System description 2.1 MCU ARM1176-JZF advanced risc machine CPU up to 624 MHz (with Vdd greater or equal to 1.20 V and under process and temperature worst case conditions). 2.2 Embedded memories 2.2.1 Embedded SRAM (eSRAM) The embedded ...

Page 6

System description 2.3.6 Real-time clock (RTC) The RTC provides a one second resolution clock. This keeps time when the system is inactive and can be used to wake the system up when a programmed ‘alarm’ time is reached. It has ...

Page 7

STA2065 2.4.2 SD/MMC STA2065 features three SD/SDIO/MMC interfaces MHz / 8-bit. The main clock available to the peripherals is: ● PLL2CLK/13 (when PLL2CLK is 624 MHz and SRC_MMC52 = 0, 48 MHz will be generated) ● PLL2CLK/12 ...

Page 8

System description 2.5.2 Sample rate converter (SaRaC) This block offers a fully digital stereo asynchronous sample rate conversion, using an automatic Digital Ratio Locked Loop. Its main features are: – 20-bit input and 22-bit output sample size – ...

Page 9

STA2065 2.6 Communication interfaces 2.6.1 USB STA2065 embeds two USB2.0 OTG high-speed interfaces named USB0 and USB1, featuring: a) High-speed signalling rate at 480 Mbit/s b) Support for full-speed (12 Mbit/s) signaling bit rate c) Support for session request protocol ...

Page 10

System description 2.6.7 AC97 controller AC97 audio controller enables SOC to control external AC97 CODECs using SOC AMBA interconnect implemented in a way to minimize audio data handling by SOC processor with dedicated audio DMA engine. AC97 Audio ...

Page 11

STA2065 MHz. The same divisor will be from when the PLL2 is running at 432 MHz, giving an operating frequency in the range from 216 to 27 MHz. The GPS baseband clock will be derived from the ...

Page 12

System description 2.7.4 Driving strength and slew rate programmability The IO Driving Strength is programmable for the following interfaces as follows: ● SD/MMC0 ● SD/MMC1 ● SD/MMC2 ● LCD ● DRAM ● FSMC The Slew Rate is also controllable for ...

Page 13

STA2065 3 System features introduction In this chapter, an introduction to the main STA2065 system features is given. These will be explained in detail later in this document. 3.1 Power region partition STA2065 is a device targeted to wide range ...

Page 14

System features introduction 3.3 Frequency and power range The core voltage range is 1.25 ±4 %V while the IO voltage ranges are 1.8 ±10 %V, 2.5 ± and 3.3 ± 10 %V. Table 2 shows some power use ...

Page 15

STA2065 3.4 Power states The following power states are defined: ● OFF: V dd_on retention is kept in the SDRAM ● NORMAL: Each peripheral runs at its nominal speed with the possibility of turning off all the unused peripherals (peripheral ...

Page 16

System features introduction Table 3. Power mode states (continued) Power State 32 kHz OFF off NORMAL on DEEP-SLEEP on off BACKUP on off 3.5 System wakeup and power down Typically the system using STA2065 will never be powered off, even ...

Page 17

STA2065 3.6 IO groups V is split into the following groups: ddio (a) ● V ddio_on ● V (This is split into 5 types: V ddiox ● V (USB 2.0 PHY transceiver) USB The IO supply type and corresponding pads ...

Page 18

Package information 4 Package information In order to meet environmental requirements, ST offers these devices in different grades of ® ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ...

Page 19

STA2065 5 Revision history Table 4. Document revision history Date 23-Jul-2009 Revision 1 Initial release. Doc ID16050 Rev 1 Revision history Changes 19/20 ...

Page 20

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any ...

Related keywords