PCA9675BS NXP [NXP Semiconductors], PCA9675BS Datasheet - Page 17

no-image

PCA9675BS

Manufacturer Part Number
PCA9675BS
Description
Remote 16-bit I/O expander for Fm+ I2C-bus with interrupt
Manufacturer
NXP [NXP Semiconductors]
Datasheet
NXP Semiconductors
9. Characteristics of the I
PCA9675_1
Product data sheet
9.1.1 START and STOP conditions
9.1 Bit transfer
9.2 System configuration
The I
lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be
connected to a positive supply via a pull-up resistor when connected to the output stages
of a device. Data transfer may be initiated only when the bus is not busy.
One data bit is transferred during each clock pulse. The data on the SDA line must remain
stable during the HIGH period of the clock pulse as changes in the data line at this time
will be interpreted as control signals (see
Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW
transition of the data line while the clock is HIGH is defined as the START condition (S). A
LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP
condition (P) (see
A device generating a message is a ‘transmitter’; a device receiving is the ‘receiver’. The
device that controls the message is the ‘master’ and the devices which are controlled by
the master are the ‘slaves’ (see
Fig 20. Bit transfer
Fig 21. Definition of START and STOP conditions
2
C-bus is for 2-way, 2-line communication between different ICs or modules. The two
SDA
SCL
START condition
2
SDA
SCL
Figure
C-bus
S
Rev. 01 — 1 February 2007
21.)
Remote 16-bit I/O expander for Fm+ I
Figure
data valid
data line
stable;
22).
Figure
allowed
change
of data
20).
STOP condition
mba607
2
P
C-bus with interrupt
PCA9675
© NXP B.V. 2007. All rights reserved.
mba608
SDA
SCL
17 of 34

Related parts for PCA9675BS