CY7C68000 CYPRESS [Cypress Semiconductor], CY7C68000 Datasheet - Page 2

no-image

CY7C68000

Manufacturer Part Number
CY7C68000
Description
TX2 USB 2.0 UTMI Transceiver
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C68000-56LFC
Manufacturer:
CY
Quantity:
7 565
Part Number:
CY7C68000-56LFXC
Manufacturer:
SAMSUNG
Quantity:
44
Part Number:
CY7C68000-56PVC
Manufacturer:
INFINEON
Quantity:
67
Part Number:
CY7C68000-56PVC
Manufacturer:
CY
Quantity:
129
Part Number:
CY7C68000-56PVCT
Manufacturer:
EPCOS
Quantity:
4 000
Part Number:
CY7C68000-56PVXC
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
CY7C68000-56PVXC
Quantity:
50
Part Number:
CY7C68000A-56BAXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Company:
Part Number:
CY7C68000A-56LTXCT
Quantity:
5 300
2.0
3.0
3.1
TX2 operates at two of the rates defined in the USB Specifi-
cation 2.0, dated April 27, 2000:
TX2 does not support the low-speed (LS) signaling rate of 1.5
Mbps.
3.2
TX2 has an on-chip oscillator circuit that uses an external 24-
MHz (±100-ppm) crystal with the following characteristics:
An on-chip phase-locked loop (PLL) multiplies the 24-MHz
oscillator up to 30/60 MHz, as required by the transceiver
parallel data bus. The default UTMI interface clock (CLK)
frequency is determined by the DataBus16_8 pin.
3.3
The two packages allow for 8/16-bit bidirectional data bus for
data transfers to a controlling unit.
3.4
An input pin (Reset) resets the chip. This pin has hysteresis
and is active HIGH according to the UTMI specification. The
internal PLL stabilizes approximately 200 µs after V
reached 3.3V.
3.5
The Line State output pins LineState[1:0] are driven by combi-
national logic and may be toggling between the “J” and the “K”
states. They are synchronized to the CLK signal for a valid
signal. On the CLK edge the state of these lines reflect the
state of the USB data lines. Upon the clock edge the 0-bit of
Document #: 38-08016 Rev. *E
• DSL modems
• ATA interface
• Memory card readers
• Legacy conversion devices
• Cameras
• Scanners
• Home PNA
• Wireless LAN
• MP3 players
• Networking.
• Full speed, with a signaling bit rate of 12 Mbps
• High speed, with a signaling bit rate of 480 Mbps.
• Parallel resonant
• Fundamental mode
• 500-µW drive level
• 27–33 pF (5% tolerance) load capacitors.
USB Signaling Speed
Transceiver Clock Frequency
Buses
Reset Pin
Line State
Applications
Functional Overview
PRELIMINARY
CC
has
the LineState pins is the state of the DPLUS line and the one
bit of LineState is the DMINUS line. When synchronized, the
set-up and hold timing of the LineState is identical to the
parallel data bus.
3.6
The FS vs. HS is done through the use of both XcvrSelect and
the TermSelect input signals. The TermSelect signal enables
the 1.5 K ohm pull-up on to the DPLUS pin. When TermSelect
is driven LOW, a SE0 is asserted on the USB providing the HS
termination and generating the HS Idle state on the bus. The
XcvrSelect signal is the control which selects either the FS
transceivers or the HS transceivers. By setting this pin to a “0”
the HS transceivers are selected and by setting this bit to a “1”
the FS transceivers are selected.
3.7
The operational modes are controlled by the OpMode signals.
The OpMode signals are capable of inhibiting normal
operation of the transceiver and evoking special test modes.
These modes take effect immediately and take precedence
over any pending data operations. The transmission data rate
when in OpMode depends on the state of the XcvrSelect
input.
Mode 0 allows the transceiver to operate with normal USB
data decoding and encoding.
Mode 1 allows the transceiver logic to support a soft
disconnect feature which three-states both the HS and FS
transmitters, and removes any termination from the USB,
making it appear to an upstream port that the device has been
disconnected from the bus.
Mode 2 disables Bit Stuff and NRZI encoding logic so 1s
loaded from the data bus becomes Js on the DPLUS/DMINUS
lines and 0s become Ks.
4.0
tion
The CY7C68000 does not require external resistors for USB
data line impedance termination or an external pull up resistor
on the DPLUS line. These resistors are incorporated into the
part. They are factory trimmed to meet the requirements of
USB 2.0. Incorporating these resistors also reduces the pin
count on the part.
OpMode[1:0]
00
01
10
11
Full-speed vs. High-speed Select
Operational Modes
DPLUS/DMINUS Impedance Termina-
Mode
0
1
2
3
Normal operation
Non-driving
Disable Bit Stuffing and
NRZI encoding
Reserved
Description
CY7C68000
Page 2 of 14

Related parts for CY7C68000