CY7C68000 CYPRESS [Cypress Semiconductor], CY7C68000 Datasheet - Page 13

no-image

CY7C68000

Manufacturer Part Number
CY7C68000
Description
TX2 USB 2.0 UTMI Transceiver
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C68000-56LFC
Manufacturer:
CY
Quantity:
7 565
Part Number:
CY7C68000-56LFXC
Manufacturer:
SAMSUNG
Quantity:
44
Part Number:
CY7C68000-56PVC
Manufacturer:
INFINEON
Quantity:
67
Part Number:
CY7C68000-56PVC
Manufacturer:
CY
Quantity:
129
Part Number:
CY7C68000-56PVCT
Manufacturer:
EPCOS
Quantity:
4 000
Part Number:
CY7C68000-56PVXC
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
CY7C68000-56PVXC
Quantity:
50
Part Number:
CY7C68000A-56BAXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Company:
Part Number:
CY7C68000A-56LTXCT
Quantity:
5 300
13.0
Package Design Notes
Electrical contact of the part to the Printed Circuit Board (PCB)
is made by soldering the leads on the bottom surface of the
package to the PCB. Hence, special attention is required to the
heat transfer area below the package to provide a good ther-
mal bond to the circuit board. A Copper (Cu) fill is to be de-
signed into the PCB as a thermal pad under the package. Heat
is transferred from the TX2 through the device’s metal paddle
on the bottom side of the package. Heat from here, is conduct-
ed to the PCB at the thermal pad. It is then conducted from the
thermal pad to the PCB inner ground plane by an array of via.
A via is a plated through hole in the PCB with a finished diam-
eter of 13 mil. The QFN’s metal die paddle must be soldered
to the PCB’s thermal pad. Solder mask is placed on the board
top side over each via to resist solder flow into the via. The
Figure 13-2 is a plot of the solder mask pattern image of the assembly (darker areas indicate solder).
EZ-USB TX2 is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the
trademarks of their respective holders.
Document #: 38-08016 Rev. *E
© Cypress Semiconductor Corporation, 2004. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use
of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be
used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its
products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress
products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnif i es Cypress against all charges.
Quad Flat Package No Leads (QFN)
Via hole for thermally connecting the
QFN to the circuit board ground plane.
Figure 13-1. Crosssection of the Area Underneath the QFN Package
PCB Material
Figure 13-2. Plot of the Solder Mask (White Area)
Cu Fill
PRELIMINARY
Solder Mask
0.013” dia
0.017” dia
mask on the top side also minimizes outgassing during the
solder reflow process.
For further information on this package design please refer to
the application note “Surface Mount Assembly of AMKOR’s
MicroLeadFrame (MLF) Technology.” This application note
can be downloaded from AMKOR’s web site from the following
URL http://www.amkor.com/products/notes_papers/MLFApp
Note.pdf. The application note provides detailed information
on board mounting guidelines, soldering flow, rework process,
etc.
Figure 13-1 below display a cross-sectional area underneath
the package. The cross section is of only one via. The solder
paste template needs to be designed to allow at least 50%
solder coverage. The thickness of the solder paste template
should be 5 mil. It is recommended that “No Clean”, type 3
solder paste is used for mounting the part. Nitrogen purge is
recommended during reflow.
This figure only shows the top three layers of the
circuit board: Top Solder, PCB Dielectric, and
the Ground Plane
Cu Fill
PCB Material
CY7C68000
Page 13 of 14

Related parts for CY7C68000