SI5338 SILABS [Silicon Laboratories], SI5338 Datasheet - Page 23

no-image

SI5338

Manufacturer Part Number
SI5338
Description
I2C-PROGRAMMABLE ANY-FREQUENCY, ANY-OUTPUT QUAD CLOCK GENERATOR
Manufacturer
SILABS [Silicon Laboratories]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI5338/56-PROG-EVB
Manufacturer:
Silicon Laboratories Inc
Quantity:
135
Part Number:
SI5338A-A-GM
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
Part Number:
SI5338B-A-GM
Manufacturer:
Silicon Labs
Quantity:
135
Part Number:
SI5338B-B02251-GM
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
Part Number:
SI5338C-A-GM
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
Part Number:
SI5338C-B-GM
Manufacturer:
RFMD
Quantity:
5 000
Part Number:
SI5338C-B-GM
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
Company:
Part Number:
SI5338C-B-GM
Quantity:
4 900
Part Number:
SI5338C-B-GMR
0
Company:
Part Number:
SI5338C-B00100-GMR
Quantity:
1 916
Part Number:
SI5338C-B01247-GMR
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
Part Number:
SI5338K-A-GM
Manufacturer:
Silicon Labs
Quantity:
135
Part Number:
SI5338P-B-GM
Manufacturer:
REALTEK
Quantity:
1 000
3.7.2. Enabling Outputs through the I
Output enable can be controlled through the I
interface. As shown in Figure 13, register 230[3:0]
allows control of each individual output driver. Register
230[4] controls all drivers at once. When register 230[4]
is set to disable all outputs, the individual output
enables will have no effect. Registers 110[7:6], 114[7:6],
118[7:6], and 112[7:6] control the output disabled state
as tri-state, low, high, or always on. If always on is set,
that output will always be on regardless of any other
register or chip state. In addition, the always on mode
must be selected for an output that is fed back in a Zero
Delay application.
Figure 13. Output Enable Control Registers
118
230
110
114
122
0 = enable
1 = disable
00 = disabled tri-state
01 = disabled low
10 = disabled high
11 = always enabled
CLK0 OEB
CLK1 OEB
CLK2 OEB
CLK3 OEB
7
7
7
7
7
State
State
State
State
6
6
6
6
6
5
5
5
5
5
OEB
All
4
4
4
4
4
Bits reserved
OEB
3
3
3
3
3
3
Bits used by other functions
OEB
2
2
2
2
2
2
OEB
1
1
1
1
1
1
2
C Interface
OEB
0
0
0
0
0
0
2
Rev. 0.6
C
3.8. Reset Options
There are two types of resets on the Si5338, POR and
soft reset. A POR reset automatically occurs whenever
the supply voltage on the VDD is applied.
The soft reset is forced by writing 0x02 to register 246.
This bit is not self-clearing, and thus it may read back as
a 1 or a 0. A soft reset will not download any pre-
programmed NVM and will not change any register
values in RAM.
The soft reset performs the following sequence:
1. All outputs turn off except if programmed to be
2. Internal calibrations are done and MultiSynths are
3. 25 ms is allowed for the PLL to lock (no delay occurs
4. Turn on all outputs that were turned off in step 1.
3.9. Features of the Si5338
The Si5338 offers several features and functions that
are useful in many timing applications. The following
paragraphs describe in detail the main features and
typical applications. All of these features can be easily
configured using the ClockBuilder Desktop. See "3.1.1.
ClockBuilder™ Desktop Software" on page 16.
3.9.1. Frequency Increment/Decrement
Each of the output clock frequencies can be
independently stepped up or down in predefined steps
as low as 1 ppm per step and with a resolution of
1 ppm. Setting of the step size and control of the
frequency increment or decrement is accomplished
through the I
be ordered with optional frequency increment (FINC)
and frequency decrement (FDEC) pins for pin-
controlled applications. See Table 18 for ordering
information of pin-controlled devices.
The frequency increment and decrement feature is
useful in applications requiring a variable clock
frequency (e.g., CPU speed control, FIFO overflow
management, etc.) or in applications where frequency
margining (e.g., f
verification
increment or decrement can be applied as fast as
1.5 MHz when it is done by pin control. When under I
control, the frequency increment and decrement update
rate is limited by the I
the frequency step has 0 ppm error. Frequency steps
are seamless and glitchless.
always on.
initialized.
when FCAL_OVRD_EN = 1).
a. Outputs that are synchronous are phase
aligned (if Rn = 1).
2
and
C interface. Alternatively, the Si5338 can
out
manufacturing
2
±5%) is necessary for design
C bus speed. The magnitude of
test.
Si5338
Frequency
2
23
C

Related parts for SI5338