CAT25010 CATALYST [Catalyst Semiconductor], CAT25010 Datasheet - Page 8

no-image

CAT25010

Manufacturer Part Number
CAT25010
Description
1K/2K/4K SPI Serial CMOS EEPROM
Manufacturer
CATALYST [Catalyst Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT25010HU4I-GT3
Manufacturer:
QUALCOMM
Quantity:
5 600
Part Number:
CAT25010HU4I-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT25010LI-G
Manufacturer:
ON Semiconductor
Quantity:
135
Part Number:
CAT25010VI-G
Manufacturer:
ON Semiconductor
Quantity:
82
Part Number:
CAT25010VI-GT3
Manufacturer:
ON Semiconductor
Quantity:
1 100
Part Number:
CAT25010VI-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Company:
Part Number:
CAT25010VI-GT3
Quantity:
200
Part Number:
CAT25010YI-GT3
Manufacturer:
ON Semiconductor
Quantity:
1 851
Note: Dashed Line= mode (1, 1) – – – – –
*X=0 for 25010, 25020 ; X=A8 for 25040
Doc. No. 1006, Rev. L
array because the write enable latch will not have been
properly set. Also, for a successful write operation the
address of the memory location(s) to be programmed
must be outside the protected address field location
selected by the block protection level.
Once the device is in a Write Enable state, the user may
proceed with a write sequence by setting the CS low,
issuing a write instruction via the SI line, followed by the
8-bit address for 25010/20/40 (for the 25040, bit 3 of the
read data instruction contains address A8). Programming
will start after the CS is brought high. Figure 6 illustrates
byte write sequence.
During an internal write cycle, all commands will be
ignored except the RDSR (Read Status Register)
instruction.
The Status Register can be read to determine if the write
cycle is still in progress. If Bit 0 of the Status Register is
set at 1, write cycle is in progress. If Bit 0 is set at 0, the
Note: Dashed Line= mode (1, 1) – – – – –
CS
SCK
SO
SI
SO
SK
CS
SI
0
0
0
0
0
0
1
1
0
2
HIGH IMPEDANCE
HIGH IMPEDANCE
0
2
0
3
OPCODE
0
0
4
3
OPCODE
0
5
0
4
1
6
0
0
5
7
0
8
6
ADDRESS
1
7
21
8
MSB
22
7
8
device is ready for the next instruction
The CAT25010/20/40 features page write capability.
After the initial byte, the host may continue to write up to
16 bytes of data to the CAT25010/20/40. After each
byte of data received, lower order address bits are
internally incremented by one; the high order bits of
address will remain constant. The only restriction is that
the X (X=16 for CAT25010/20/40) bytes must reside on
the same page. If the address counter reaches the end
of the page and clock continues, the counter will “roll
over” to the first address of the page and overwrite any
data that may have been written. The CAT25010/20/40
is automatically returned to the write disable state at the
completion of the write cycle. Figure 8 illustrates the
page write sequence.
To write to the status register, the WRSR instruction
should be sent. Only Bit 2 and Bit 3 of the status register
can be written using the WRSR instruction. Figure 7
illustrates the sequence of writing to status register.
23
9
6
D7 D6 D5 D4 D3 D2 D1 D0
24
10
5
25
26
11
4
DATA IN
DATA IN
27
12
3
28
13
2
29
30
14
1
31
15
0

Related parts for CAT25010