M29W320DT NUMONYX [Numonyx B.V], M29W320DT Datasheet - Page 15

no-image

M29W320DT

Manufacturer Part Number
M29W320DT
Description
32 Mbit (4Mbx8 or 2Mbx16, Non-uniform Parameter Blocks, Boot Block), 3V Supply Flash memory
Manufacturer
NUMONYX [Numonyx B.V]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M29W320DT
Manufacturer:
ST
0
Part Number:
M29W320DT- - 70N6
Manufacturer:
ST
0
Part Number:
M29W320DT-70N1
Manufacturer:
ST
0
Part Number:
M29W320DT-70N1E
Manufacturer:
ST
0
Part Number:
M29W320DT-70N1F
Manufacturer:
ST
0
Part Number:
M29W320DT-70N6
Manufacturer:
ST
Quantity:
1 980
Part Number:
M29W320DT-70N6
Manufacturer:
ST
Quantity:
1 980
Part Number:
M29W320DT-70N6
Manufacturer:
ST
Quantity:
8 965
Part Number:
M29W320DT-70N6E
Manufacturer:
ST
Quantity:
3 000
Part Number:
M29W320DT-70N6E
Manufacturer:
ST
Quantity:
3 000
Part Number:
M29W320DT-70N6E
Quantity:
576
M29W320DT, M29W320DB
3
3.1
3.2
3.3
3.4
3.5
Bus operations
There are five standard bus operations that control the device. These are Bus Read, Bus
Write, Output Disable, Standby and Automatic Standby. See
operations, for a summary. Typically glitches of less than 5ns on Chip Enable or Write
Enable are ignored by the memory and do not affect bus operations.
Bus Read
Bus Read operations read from the memory cells, or specific registers in the Command
Interface. A valid Bus Read operation involves setting the desired address on the Address
Inputs, applying a Low signal, V
Enable High, V
AC
becomes valid.
Bus Write
Bus Write operations write to the Command Interface. A valid Bus Write operation begins by
setting the desired address on the Address Inputs. The Address Inputs are latched by the
Command Interface on the falling edge of Chip Enable or Write Enable, whichever occurs
last. The Data Inputs/Outputs are latched by the Command Interface on the rising edge of
Chip Enable or Write Enable, whichever occurs first. Output Enable must remain High, V
during the whole Bus Write operation. See
and
Output Disable
The Data Inputs/Outputs are in the high impedance state when Output Enable is High, V
Standby
When Chip Enable is High, V
Inputs/Outputs pins are placed in the high-impedance state. To reduce the Supply Current to
the Standby Supply Current, I
Standby current level see
During program or erase operations the memory will continue to use the Program/Erase
Supply Current, I
Automatic Standby
If CMOS levels (V
more the memory enters Automatic Standby where the internal Supply Current is reduced to
the Standby Supply Current, I
Read operation is in progress.
Waveforms, and
Table 13
and
IH
. The Data Inputs/Outputs will output the value, see
CC3
CC
Table
Table 12: Read AC
, for Program or Erase operations until the operation completes.
± 0.2V) are used to drive the bus and the bus is inactive for 300ns or
14, Write AC Characteristics, for details of the timing requirements.
Table 11: DC
IH
CC2
CC2
, the memory enters Standby mode and the Data
IL
, to Chip Enable and Output Enable and keeping Write
, Chip Enable should be held within V
. The Data Inputs/Outputs will still output data if a Bus
Characteristics.
Characteristics, for details of when the output
Figure 10
and
Figure
Table 2
11, Write AC waveforms,
and
Figure 9: Read Mode
CC
Table
± 0.2V. For the
Bus operations
3, Bus
15/56
IH
IH
,
.

Related parts for M29W320DT