MT41J128M8 MDTIC [Micon Design Technology Corporation], MT41J128M8 Datasheet - Page 7
MT41J128M8
Manufacturer Part Number
MT41J128M8
Description
1Gb: x4, x8, x16 DDR3 SDRAM
Manufacturer
MDTIC [Micon Design Technology Corporation]
Datasheet
1.MT41J128M8.pdf
(181 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
MT41J128M8BY-0 MS:B
Manufacturer:
MICRON
Quantity:
4 000
Company:
Part Number:
MT41J128M8DA-15
Manufacturer:
SIEMENS
Quantity:
1
Company:
Part Number:
MT41J128M8HX-125:D
Manufacturer:
MICRON
Quantity:
11 200
Company:
Part Number:
MT41J128M8HX-15E:D
Manufacturer:
MT
Quantity:
1 831
Company:
Part Number:
MT41J128M8HX-15E:D TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Company:
Part Number:
MT41J128M8HX-187E
Manufacturer:
IDT
Quantity:
75
Company:
Part Number:
MT41J128M8HX-187E:D TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Company:
Part Number:
MT41J128M8JP-107:G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Company:
Part Number:
MT41J128M8JP-125:G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT41J128M8JP-125:G
Manufacturer:
MICRON/美光
Quantity:
20 000
Company:
Part Number:
MT41J128M8JP-15E AIT:G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
1Gb: x4, x8, x16 DDR3 SDRAM
List of Figures
Figure 113: Dynamic ODT: ODT Pin Asserted Together with WRITE Command for 6 Clock Cycles, BL8 . . . . 165
Figure 114: Dynamic ODT: ODT Pin Asserted with WRITE Command for 6 Clock Cycles, BC4. . . . . . . . . . . . . 166
Figure 115: Dynamic ODT: ODT Pin Asserted with WRITE Command for 4 Clock Cycles, BC4. . . . . . . . . . . . . 166
Figure 116: Synchronous ODT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 168
Figure 117: Synchronous ODT (BC4) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 169
Figure 118: ODT During READs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 171
Figure 119: Asynchronous ODT Timing with Fast ODT Transition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 173
Figure 120: Synchronous to Asynchronous Transition During Precharge Power-Down (DLL Off) Entry . . . . 175
Figure 121: Asynchronous to Synchronous Transition During Precharge Power-Down (DLL Off) Exit. . . . . . 177
Figure 122: Transition Period for Short CKE LOW Cycles with Entry and Exit Period Overlapping . . . . . . . . . 179
Figure 123: Transition Period for Short CKE HIGH Cycles with Entry and Exit Period Overlapping. . . . . . . . . 180
PDF: 09005aef826aa906/Source: 09005aef82a357c3
Micron Technology, Inc., reserves the right to change products or specifications without notice.
7
1Gb_DDR3_LOF.fm - Rev. D 8/1/08 EN
©2006 Micron Technology, Inc. All rights reserved.