CY7C024-25JI CYPRESS [Cypress Semiconductor], CY7C024-25JI Datasheet - Page 11

no-image

CY7C024-25JI

Manufacturer Part Number
CY7C024-25JI
Description
4K x 16/18 and 8K x 16/18 Dual-Port Static RAM with SEM, INT, BUSY
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet
Switching Waveforms
Document #: 38-06035 Rev. *B
Timing Diagram of Semaphore Contention
Semaphore Read After Write Timing, Either Side
Notes:
33. CE = HIGH for the duration of the above timing (both write and read cycle).
34. I/O
35. Semaphores are reset (available to both ports) at cycle start.
36. If t
A
A
A
0R
0L
0
SPS
0R
SEM
SEM
SEM
–A
R/W
I/O
R/W
R/W
–A
–A
OE
= I/O
is violated, the semaphore will definitely be obtained by one side or the other, but which side will get the semaphore is unpredictable.
2
2L
0
2R
R
L
L
R
0L
= LOW (request semaphore); CE
t
SA
(continued)
VALID ADRESS
t
AW
R
= CE
WRITE CYCLE
t
t
PWE
SCE
t
L
SD
DATA
t
= HIGH.
MATCH
SPS
MATCH
[34, 35, 36]
t
IN
HA
VALID
[33]
t
HD
t
SWRD
t
SOP
t
SOP
READ CYCLE
t
AA
VALID ADRESS
t
DOE
t
ACE
DATA
OUT
CY7C024/0241
CY7C025/0251
VALID
t
OHA
Page 11 of 20
7C024–19
7C024–20

Related parts for CY7C024-25JI