CS4341A-KS CIRRUS [Cirrus Logic], CS4341A-KS Datasheet - Page 15

no-image

CS4341A-KS

Manufacturer Part Number
CS4341A-KS
Description
24-Bit, 192 kHz Stereo DAC with Volume Control?
Manufacturer
CIRRUS [Cirrus Logic]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4341A-KS
Quantity:
5 510
Part Number:
CS4341A-KS
Manufacturer:
ON
Quantity:
5 510
Part Number:
CS4341A-KS
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS4341A-KSZ
Manufacturer:
CIRRUS
Quantity:
676
Part Number:
CS4341A-KSZ
Manufacturer:
CIRRUS
Quantity:
20 000
5.
NOTE: All registers are read/write in I
5.1
5.2
DS582PP1
Reserved
AMUTE
5.1.1 SPEED MODE CONTROL (MC)
5.1.2 AUTO-DETECT DEFEAT (AUTOD)
5.1.3 MCLK DIVIDE-BY-2 (MCLKDIV)
REGISTER DESCRIPTION
7
0
7
1
MODE CONTROL 1 (ADDRESS 00H)
MODE CONTROL 2 (ADDRESS 01H)
Function:
Default = 00
00 - Single-Speed Mode
01 - Double-Speed Mode
10 - Quad-Speed Mode
The operational speed mode must be set if the auto-detect defeat bit is enabled (AUTOD = 1). These
bits are ignored if the auto-detect defeat is disabled (AUTOD = 0).
Default = 0
0 - Disabled
1 - Enabled
The Auto-Detect function can be defeated to allow sample rate changes from 50 to 84 kHz, and from
100 to 170 kHz. The operational speed mode must be set via the speed mode control bits (see section
5.1.1) if the auto-detect feature is defeated.
Default = 0
0 - Disabled
1 - Enabled
The MCLKDIV bit enables a circuit which divides the externally applied MCLK signal by 2.
MC1
DIF2
6
0
6
0
DIF1
MC0
2
C mode and write only in SPI mode, unless otherwise stated.
5
0
5
0
BIT 5-6
BIT 1
Reserved
BIT 2
DIF0
4
0
4
0
Reserved
DEM1
3
0
3
0
AUTOD
DEM0
2
0
2
0
MCLKDIV
POR
1
0
1
1
CS4341A
Reserved
PDN
0
0
0
1
15

Related parts for CS4341A-KS