CY2833 CYPRESS [Cypress Semiconductor], CY2833 Datasheet - Page 3

no-image

CY2833

Manufacturer Part Number
CY2833
Description
Intel CK408 Mobile Clock Synthesizer
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY283300C
Manufacturer:
CY
Quantity:
32 799
Part Number:
CY283300XC
Manufacturer:
CY
Quantity:
21
Part Number:
CY283310C
Manufacturer:
CYP
Quantity:
20 000
Company:
Part Number:
CY283310C
Quantity:
1 000
Part Number:
CY283310C-11
Manufacturer:
NS
Quantity:
2 286
Part Number:
CY283310C-2
Manufacturer:
CY
Quantity:
2 037
Part Number:
CY283310CT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY283310XCT
Manufacturer:
CYP
Quantity:
20 000
Part Number:
CY28331OCT
Quantity:
250
Part Number:
CY28331OCT
Manufacturer:
CYP
Quantity:
20 000
Part Number:
CY28331OXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Document #: 38-07507 Rev. *A
Two-Wire SMBus Control Interface
The two-wire control interface implements a Read/Write slave
only interface according to SMBus specification.
The device will accept data written to the D2 address and data
may read back from address D3. It will not respond to any
other addresses, and previously set control registers are
retained as long as power in maintained on the device.
Byte 0: CPU Clock Register
Byte 1: CPU Clock Register
Notes:
Bit
Bit
3.
4.
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
PU = internal pull-up. PD = internal pull-down. T = tri-level logic input with valid logic voltages of LOW = < 0.8V, T = 1.0 – 1.8V and HIGH = > 2.0V.
The “Pin#” column lists the relevant pin number where applicable. The “@Pup” column gives the default state at power-up.
@Pu
@Pu
HW
HW
HW
p
1
0
0
0
0
1
1
1
p
0
0
0
1
CPUT1, CPUC1
CPUT2, CPUC2
CPUT2, CPUC2 CPUT/C2 Functionality Control when CPU_STOP# is asserted.
CPUT1, CPUC1 CPUT/C1 Functionality Control When CPU_STOP# is asserted.
CPUT2, CPUC2 CPUT/C2 Output Control.
CPUT1, CPUC1 CPUT/C1 Output Control.
PCI_STOP# Reflects the current value of the internal PCI_STOP# function when read. Internally PCI_STOP#
3V66_1/VC
Name
S2
S1
Name
H
[3,4]
Spread Spectrum Enable.
0 = Spread Off, 1 = Spread On. This is a Read and Write control bit.
CPU Clock Power-down Mode Select.
0 = Drive CPUT to 2x IREF and drive CPUC LOW
1 = Tri-state all CPU outputs.
This is only applicable when PD# is LOW. It is not applicable to CPU_STOP#.
3V66_1/VCH Frequency Select
0 = 66M selected, 1 = 48M selected. This is a Read and Write control bit.
Reserved
is a logical AND function of the internal SMBus register bit and the external PCI_STOP# pin.
Frequency Select Bit 2. Reflects the value of S2. This bit is Read-only.
Frequency Select Bit 1. Reflects the value of S1. This bit is Read-only.
Reserved
Reserved
CPUT/C Output Functionality Control when CPU_STOP# is asserted.
0 = Drive CPUT to 6x IREF and drive CPUC LOW
1 = three-state all CPU outputs.
This bit will override Byte0,Bit6 such that even if it is 0, when PD# goes LOW the CPU outputs
will be three-stated.
0 = Stopped LOW,1 = Free Running. This is a Read and Write control bit.
0 = Stopped LOW, 1 = Free Running. This is a Read and Write control bit.
Reserved
0 = disable, 1 = enabled. This is a Read and Write control bit.
0 = disable, 1 = enabled. This is a Read and Write control bit.
Reserved
Serial Control Registers
Following the acknowledge of the Address Byte, two additional
bytes must be sent:
Although the data (bits) in the command is considered “don’t
care,” it must be sent and will be acknowledged. After the
Command Code and the Byte Count have been acknowl-
edged, the sequence (Byte 0, Byte 1, and Byte 2) described
below will be valid and acknowledged.
1. “Command code“ byte
2. “Byte count” byte.
Description
Description
CY28339
Page 3 of 18

Related parts for CY2833