w89c926 Winbond Electronics Corp America, w89c926 Datasheet - Page 28

no-image

w89c926

Manufacturer Part Number
w89c926
Description
Pcmcia Ethernet Network Twisted Pair Interface Controller
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
w89c926F
Manufacturer:
XILINX
Quantity:
2
Collision Detection
The collision detection logic determines when transmit and receive signals occur simultaneously on
the twisted pair cable. Collisions will not be reported when the device is in a link-fail state.
The collision signal is also generated when the transceiver has detected a jabber condition or when
the SQE test is being performed.
SQE Test
The Signal Quality Error (SQE) test is used to test the collision signaling circuitry in the twisted-pair
transceiver module. After each packet transmission, an SQE signal is sent to the SLCT. The
SLCT expects this signal and will flag an error if it does not exist.
Jabber
The jabber timer monitors the transmitter and disables the transmission if the transmitter is active for
greater than 26.2 mS. The jabber will re-enable the transmitter after the SLCT has been idle for at
least 420 mS.
Link Integrity
During periods of inactivity, link pulses are generated and received by both MAUs at either end of the
twisted pair to ensure that the cable has not been broken or shorted. A positive, 100 nS link integrity
signal is generated by the twisted-pair transceiver and transmitted on the twisted pair cable every 13
mS during periods of no transmission activity. The PENTIC+ assumes a link-good state if it detects
valid link pulse activity on the twisted-pair transceiver receive circuit. If neither receive data nor a link
pulse (positive or negative) is detected within 105 mS, the PENTIC+ enters a link-fail state. When a
link-fail condition occurs, four consecutive positive link pulses (or eight negative link pulses) must be
received before a link-good condition is assumed.
LCE CORE REGISTERS
This section lists the access addresses and access types of the LCE core registers. Refer to the
W89C90 or W89C901 data sheet for more detailed information.
Page 0 Address Assignments (PS1 = 0, PS0 = 0)
RA0-3
00
01
02
03
04
05
06
07
08
Command (CR)
Current Local DMA Address 0 (CLDA0)
Current Local DMA Address 1 (CLDA1)
Boundary Pointer (BNRY)
Transmit Status Register (TSR)
Number of Collisions Register (NCR)
FIFO (FIFO)
Interrupt Status Register (ISR)
Current Remote DMA Address 0 (CRDA0)
READ
- 28 -
Command (CR)
Page Start Register (PSTART)
Page Stop Register (PSTOP)
Boundary Pointer (BNRY)
Transmit Page Start Address (TPSR)
Transmit Byte Count Register 0 (TBCR0)
Transmit Byte Count Register 1 (TBCR1)
Interrupt Status Register (ISR)
Remote Start Address Register 0 (RSAR0)
W89C926 PENTIC+
WRITE

Related parts for w89c926