k9f4g08u0m-y Samsung Semiconductor, Inc., k9f4g08u0m-y Datasheet - Page 31

no-image

k9f4g08u0m-y

Manufacturer Part Number
k9f4g08u0m-y
Description
512m X 8 Bits / 1g X 8 Bits Nand Flash Memory
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
k9f4g08u0m-yCBO
Manufacturer:
SAMSUNG
Quantity:
5 704
Part Number:
k9f4g08u0m-yCBO
Manufacturer:
SAMSUNG
Quantity:
5 704
Part Number:
k9f4g08u0m-yCBO
Quantity:
6 000
K9K8G08U1M
K9F4G08U0M
Device Operation
PAGE READ
Read mode is initiated by writing 00h-30h to the command register along with five address cycles. In two consecutive read opera-
tions, the second one doesn’t need 00h command, which five address cycles and 30h command initiates that operation. Once the
command is latched, it does not need to be written for the following page read operation. Two types of operations are available : ran-
dom read out, serial page read out.
The random read mode is enabled when the page address is changed. The 2,112 bytes of data within the selected page are trans-
ferred to the data registers in less than 20 s(t
the output of R/B pin. Once the data in a page is loaded into the data registers, they may be read out in 25ns cycle time by sequen-
tially pulsing RE. The repetitive high to low transitions of the RE clock make the device output the data starting from the selected col-
umn address up to the last column address.
The device may output random data in a page instead of the consecutive sequential data by writing random data output command.
The column address of next data, which is going to be out, may be changed to the address which follows random data output com-
mand. Random data output can be operated multiple times regardless of how many times it is done in a page.
Figure 6. Read Operation
I/Ox
CLE
CE
WE
ALE
R/B
RE
00h
x x x x
x x x x
x x x x
x x x x
x x x x
Col. Add.1,2 & Row Add.1,2,3
x x x x
x x x x
x x x x
x x x x
x x x x
Address(5Cycle)
x x x
x x x
x x x
x x x
x x x
x x x
x x x
x x x
x x x
x x x
R
). The system controller can detect the completion of this data transfer(tR) by analyzing
x x x
x x x
x x x
x x x
x x x
30h
Data Field
x x x x x x x x x x x x x x x x x x x
x x x x x x x x x x x x x x x x x x x
x x x x x x x x x x x x x x x x x x x
x x x x x x x x x x x x x x x x x x x
x x x x x x x x x x x x x x x x x x x
t
R
31
Spare Field
Data Output(Serial Access)
FLASH MEMORY
Advance

Related parts for k9f4g08u0m-y