ppc440epx Applied Micro Circuits Corporation (AMCC), ppc440epx Datasheet - Page 12

no-image

ppc440epx

Manufacturer Part Number
ppc440epx
Description
Powerpc 440epx Embedded Processor
Manufacturer
Applied Micro Circuits Corporation (AMCC)
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ppc440epx-NUA400T
Manufacturer:
AMCC
Quantity:
101
Part Number:
ppc440epx-NUA667T
Manufacturer:
EXAR
Quantity:
450
Part Number:
ppc440epx-SUA533T
Manufacturer:
NEC
Quantity:
1 000
Part Number:
ppc440epx-SUA533T
Manufacturer:
AMCC
Quantity:
329
Part Number:
ppc440epx-SUA533T
Manufacturer:
AMCC
Quantity:
1 000
Part Number:
ppc440epx-SUA667T
Manufacturer:
FUJITSU
Quantity:
143
440EPx – PPC440EPx Embedded Processor
Internal Buses
The PowerPC 440EPx features six standard internal buses: two Processor Local Buses (PLBs), three On-Chip
Peripheral Buses (OPBs), and the Device Control Register Bus (DCR). The high performance, high bandwidth
cores such as the PowerPC 440 processor, the DDR SDRAM memory controller, and the PCI bridge connect to
the PLBs. OPB0 hosts lower data rate peripherals. OPB1 is dedicated to USB 2.0 Device support, and OPB2 is
dedicated to USB 2.0 Host. The daisy-chained DCR provides a lower bandwidth path for passing status and
control information between the processor and the other on-chip cores.
Features include:
Security Function (optional)
The built-in security function (PPC440EPx-S only) is a cryptographic engine attached to the 128-bit PLB with built-
in DMA and interrupt controllers.
Features include:
12
• Guarded memory access on 4 KB boundaries
• Data parity checking
• Data transfers occur at PLB bus speeds.
• Power management
• PLB4 (128-bit)
• PLB3 (64-bit)
• OPBs (OPB0, OPB1, and OPB2)
• DCR
• Federal Information Processing Standard (FIPS) 140-2 design
• Support for an unlimited number of Security Associations (SA)
• Different SA formats for each supported protocol (IPsec/SSL/TLS/sRTP)
• Internet Protocol Security (IPSec) features
• Full packet transforms (ESP & AH)
• Complete header and trailer processing (IPv4 and IPv6)
• Multi-mode automatic padding
• "Mutable bit" handler for AH, including IPv4 option and IPv6 extension headers
– Slave-terminated double word and quadword fixed length bursts
– Master-terminated variable length bursts
– 128-bit implementation of the PLB architecture
– Separate and simultaneous read and write data paths
– 36-bit address
– Simultaneous control, address, and data phases
– Four levels of pipelining
– Byte-enable capability supporting unaligned transfers
– 32- and 64-byte burst transfers
– 166MHz, maximum 5.3GB/s (simultaneous read and write)
– Processor:bus clock ratios of N:1 and N:2
– 64-bit implementation of the PLB architecture
– 32-bit address
– 166MHz (1:1 ratio with PLB4), maximum 1.3GB/s (no simultaneous read and write)
– 32-bit data path
– 32-bit address
– 83MHz
– 32-bit data path
– 10-bit address
Preliminary Data Sheet
Revision 1.29 – July 22, 2008
AMCC Proprietary

Related parts for ppc440epx