mt18vddt12872ag-40b Micron Semiconductor Products, mt18vddt12872ag-40b Datasheet - Page 10

no-image

mt18vddt12872ag-40b

Manufacturer Part Number
mt18vddt12872ag-40b
Description
256mb, 512mb, 1gb, 2gb X72, Ecc, Dr 184-pin Ddr Sdram Udimm
Manufacturer
Micron Semiconductor Products
Datasheet
Table 12:
PDF: 09005aef80814e61/Source: 09005aef807f8acb
DD18C32_64_128_256x72A.fm - Rev. C 10/07 EN
Parameter/Condition
Operating one bank active-precharge current:
t
Address and control inputs changing once every two clock cycles
Operating one bank active-read-precharge current: BL = 2;
t
changing once per clock cycle
Precharge power-down standby current: All device banks idle;
Power-down mode;
Idle standby current: CS# = HIGH; All device banks idle;
CKE = HIGH; Address and other control inputs changing once per clock
cycle; V
Active power-down standby current: One device bank active; Power-
down mode;
Active standby current: CS# = HIGH; CKE = HIGH; One device bank;
Active precharge;
inputs changing twice per clock cycle; Address and other control inputs
changing once per clock cycle
Operating burst read current: BL = 2; Continuous burst reads; One
device bank active; Address and control inputs changing once per clock
cycle;
Operating burst write current: BL = 2; Continuous burst writes; One
device bank active; Address and control inputs changing once per clock
cycle;
cycle
Auto refresh current
Self refresh current: CKE ≤ 0.2V
Operating bank interleave read current: Four device bank
interleaving reads; BL = 4 with auto precharge;
t
READ or WRITE commands
CK =
RC =
CK =
t
t
t
t
t
RC (MIN);
CK (MIN); DQ, DM, and DQS inputs changing once per clock cycle;
CK =
CK =
CK (MIN); Address and control inputs change only during active
IN
= V
t
t
REF
CK (MIN); I
CK (MIN); DQ, DM, and DQS inputs changing twice per clock
t
I
Values are shown for the MT46V32M8 DDR SDRAM only and are computed from values specified in the
256Mb (32 Meg x 8) component data sheet
CK =
DD
for DQ, DQS, and DM
t
CK =
t
Specifications and Conditions – 512MB
RC =
t
Notes:
CK (MIN); CKE = LOW
t
CK =
t
CK (MIN); I
OUT
t
RAS (MAX);
t
CK (MIN); CKE = LOW
= 0mA
1. Value calculated as one module rank in this operating condition; all other module ranks are
2. Value calculated reflects all module ranks in this operating condition.
in I
OUT
256MB, 512MB, 1GB, 2GB (x72, ECC, DR) 184-Pin DDR SDRAM UDIMM
DD
t
2P (CKE LOW) mode.
CK =
= 0mA; Address and control inputs
t
CK (MIN); DQ, DM, and DQS
t
RC =
t
RC =
t
t
REFC =
REFC = 7.8125µs
t
RC (MIN);
t
t
CK =
RC (MIN);
10
t
RFC (MIN)
t
CK (MIN);
Micron Technology, Inc., reserves the right to change products or specifications without notice.
Symbol
I
I
I
I
I
I
I
DD
I
I
DD
DD
I
DD
I
I
DD
DD
DD
DD
DD
DD
DD
DD
4W
3N
5A
4R
2P
2F
3P
0
1
5
6
7
1
1
2
2
1
2
2
2
1
2
2
1
1,251
1,566
1,080
1,260
1,836
1,791
4,680
4,266
-40B
720
108
72
72
Electrical Specifications
1,161
1,566
1,080
1,611
1,611
4,590
3,726
-335
900
540
108
72
72
©2004 Micron Technology, Inc. All rights reserved.
1,161
1,476
1,386
1,386
4,230
3,186
-262
810
450
900
108
72
72
-26A/
1,116
1,341
1,386
1,386
4,230
3,186
-265
810
450
900
108
72
72
Units
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA

Related parts for mt18vddt12872ag-40b