89hpes34h16 Integrated Device Technology, 89hpes34h16 Datasheet - Page 10

no-image

89hpes34h16

Manufacturer Part Number
89hpes34h16
Description
34-lane, 16-port Pcie System Interconnect Switch
Manufacturer
Integrated Device Technology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
89hpes34h16ZABL
Manufacturer:
IDT
Quantity:
284
IDT 89HPES34H16 Data Sheet
JTAG_TRST_N
JTAG_TDO
JTAG_TMS
V
Signal
Signal
V
DD
V
V
V
DD
DD
DD
V
TT
CORE
SS
APE
PE
I/O
PE
Type
Type
O
I
I
I
I
I
I
I
JTAG Data Output. This is the serial data shifted out from the boundary scan logic or
JTAG Controller. When no data is being shifted out, this signal is tri-stated.
JTAG Mode. The value on this signal controls the test mode select of the boundary
scan logic or JTAG Controller.
JTAG Reset. This active low signal asynchronously resets the boundary scan logic
and JTAG TAP Controller. An external pull-up on the board is recommended to meet
the JTAG specification in cases where the tester can access this signal. However, for
systems running in functional mode, one of the following should occur:
1) actively drive this signal low with control logic
2) statically drive this signal low with an external pull-down on the board
Core VDD. Power supply for core logic.
I/O VDD. LVTTL I/O buffer power supply.
PCI Express Digital Power. PCI Express digital power used by the digital power of
the SerDes.
PCI Express Analog Power. PCI Express analog power used by the PLL and bias
generator.
Ground.
PCI Express Serial Data Transmit Termination Voltage. This pin allows the driver
termination voltage to be set, enabling the system designer to control the Common
Mode Voltage and output voltage swing of the corresponding PCI Serial Data Transmit
differential pair.
Table 7 Power and Ground Pins
Table 6 Test Pins (Part 2 of 2)
10 of 45
Name/Description
Name/Description
April 16, 2008

Related parts for 89hpes34h16