zl50050 Zarlink Semiconductor, zl50050 Datasheet - Page 63

no-image

zl50050

Manufacturer Part Number
zl50050
Description
8 K-channel Digital Switch With High Jitter Tolerance, Per Stream Rate Conversion 2, 4, 8, 16, Or 32 Mbps , And 32 Inputs And 32 Outputs
Manufacturer
Zarlink Semiconductor
Datasheet
14.6
Addresses 0043
Sixteen Backplane Input Channel Delay Registers (BCDR0 to BCDR15) allow users to program the input channel
delay for the Backplane input data streams BSTi0-15. The maximum possible adjustment is 511 channels and the
BCDR0 to BCDR15 registers are configured as follows:
14.6.1
These nine bits define the delay, in channel numbers, the serial interface receiver takes to store the channel data
from the Backplane input pins. The input channel delay can be selected to be up to 511 (32 Mbps streams), 255
(16 Mbps streams), 127 (8 Mbps streams), 63 (4 Mbps streams) or 31 (2 Mbps streams) channels from the frame
boundary.
Mode, n = 0 to 7 for Backplane
Backplane Non-32 Mbps
(where n = 0 to 15 for
Backplane Input Channel Delay Registers (BCDR0 to BCDR15)
32 Mbps Mode)
BCDRn Bit
Backplane Channel Delay Bits 8-0 (BCD8 - BCD0)
15:9
8:0
H
to 0052
Table 27 - Backplane Input Channel Delay (BCD) Programming Table
Table 26 - Backplane Input Channel Delay Register (BCDRn) Bits
0 Channel (Default)
H
Channel Delay
509 Channels
510 Channels
Input Stream
511 Channels
2 Channels
3 Channels
4 Channels
5 Channels
1 Channel
...
Reserved
BCD[8:0]
Name
Zarlink Semiconductor Inc.
ZL50050
Reset
Value
0
0
63
Reserved
Must be set to 0 for normal operation
Backplane Channel Delay Register
The binary value of these bits refers to the channel
delay value for the Backplane input stream.
Corresponding Delay Bits
BCD8-BCD0
0 0000 0000
0 0000 0001
0 0000 0010
0 0000 0011
0 0000 0100
0 0000 0101
1 1111 1101
1 1111 1110
1 1111 1111
...
Description
Data Sheet

Related parts for zl50050