wm8753lgefl-v Wolfson Microelectronics plc, wm8753lgefl-v Datasheet - Page 12

no-image

wm8753lgefl-v

Manufacturer Part Number
wm8753lgefl-v
Description
Hi-fi And Telephony Dual Codec
Manufacturer
Wolfson Microelectronics plc
Datasheet
Production Data
SIGNAL TIMING REQUIREMENTS
SYSTEM CLOCK TIMING
MODE/GPIO3 AND CSB/GPIO5 LATCH ON POWERUP TIMING
w
Test Conditions
CLKDIV2=0, DCVDD = 1.42V, DBVDD = AVDD = SPKRVDD = PLLVDD = 3.3V, DGND = AGND = PLLGND = 0V, T
Slave Mode fs = 48kHz, MCLK = 384fs, 24-bit data, unless otherwise stated.
PARAMETER
System Clock Timing Information
MCLK System clock cycle time
MCLK duty cycle
Test Conditions
CLKDIV2=1, DCVDD = 1.42V, DBVDD = AVDD = SPKRVDD = PLLVDD = 3.3V, DGND = AGND = PLLGND = 0V, T
Slave Mode fs = 48kHz, MCLK = 384fs, 24-bit data, unless otherwise stated.
PARAMETER
System Clock Timing Information
MCLK System clock pulse width high
MCLK System clock pulse width low
MCLK System clock cycle time
Figure 1 System Clock Timing Requirements
MCLK
Power-on-Reset
AVDD/DCVDD
MODE/GPIO3
CSB/GPIO5
(internal)
DBVDD
t
pusetup
SYMBOL
SYMBOL
t
T
dbpu
T
T
T
T
MCLKDS
MCLKY
MCLKH
MCLKY
MCLKL
t
t
MCLKL
puhold
t
MCLKY
t
MCLKH
60:40
54
10
10
27
MIN
MIN
TYP
TYP
PD, Rev 4.0, September 2008
40:60
MAX
MAX
WM8753L
A
A
= +25
= +25
UNIT
UNIT
ns
ns
ns
ns
o
o
C,
C,
12

Related parts for wm8753lgefl-v