xr16v654 Exar Corporation, xr16v654 Datasheet - Page 40

no-image

xr16v654

Manufacturer Part Number
xr16v654
Description
2.25v To 3.6v Quad Uart With 64-byte Fifo
Manufacturer
Exar Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
xr16v654DIV
Manufacturer:
XILINX
0
Part Number:
xr16v654DIV-F
Manufacturer:
Exar
Quantity:
260
Part Number:
xr16v654DIV-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Company:
Part Number:
xr16v654DIV-F
Quantity:
306
Company:
Part Number:
xr16v654DIV-F
Quantity:
456
Part Number:
xr16v654IJ-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Company:
Part Number:
xr16v654IJ-F
Quantity:
963
Part Number:
xr16v654IL-F
Manufacturer:
TI
Quantity:
1 600
Part Number:
xr16v654IL-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr16v654IL-F
Quantity:
137
Part Number:
xr16v654IQ-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xr16v654IV-F
Manufacturer:
EXAR
Quantity:
140
Part Number:
xr16v654IV-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xr16v654IV-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr16v654IV-F
Quantity:
553
XR16V654/654D
2.25V TO 3.6V QUAD UART WITH 64-BYTE FIFO
EFR[6]: Auto RTS Flow Control Enable
RTS# output may be used for hardware flow control by setting EFR bit-6 to logic 1. When Auto RTS is
selected, an interrupt will be generated when the receive FIFO is filled to the programmed trigger level and
RTS de-asserts HIGH at the next upper trigger level/hysteresis level. RTS# will return LOW when FIFO data
falls below the next lower trigger level/hysteresis level. The RTS# output must be asserted (LOW) before the
auto RTS can take effect. RTS# pin will function as a general purpose output when hardware flow control is
disabled.
EFR[7]: Auto CTS Flow Control Enable
Automatic CTS Flow Control.
These registers are used as the programmable software flow control characters xoff1, xoff2, xon1, and xon2.
For more details, see
This register is applicable only to the 100 pin QFP XR16V654. The FIFO Status Register provides a status
indication for each of the transmit and receive FIFO. These status bits contain the inverted logic states of the
TXRDY# A-D outputs and the (un-inverted) logic states of the RXRDY# A-D outputs. The contents of the
FSTAT register are placed on the data bus when the FSRS# pin (pin 76) is a logic 0. Also see FSRS# pin
description.
FSTAT[3:0]: TXRDY# A-D Status Bits
Please see
FSTAT[7:4]: RXRDY# A-D Status Bits
Please see
4.13
4.14
Logic 0 = Automatic RTS flow control is disabled (default).
Logic 1 = Enable Automatic RTS flow control.
Logic 0 = Automatic CTS flow control is disabled (default).
Logic 1 = Enable Automatic CTS flow control. Data transmission stops when CTS# input de-asserts to logic
1. Data transmission resumes when CTS# returns to a logic 0.
Software Flow Control Registers (XOFF1, XOFF2, XON1, XON2) - Read/Write
FIFO Status Register (FSTAT) - Read/Write
Table 5
Table 5
for the interpretation of the TXRDY# signals.
for the interpretation of the RXRDY# signals.
Table
8.
40
REV. 1.0.1

Related parts for xr16v654