ak4358 AKM Semiconductor, Inc., ak4358 Datasheet - Page 25

no-image

ak4358

Manufacturer Part Number
ak4358
Description
192khz 24-bit 8ch Dac With Dsd Input
Manufacturer
AKM Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ak4358VQ
Manufacturer:
AKM Semiconductor Inc
Quantity:
1 951
Part Number:
ak4358VQ
Manufacturer:
AKM
Quantity:
11 050
Part Number:
ak4358VQ
Manufacturer:
AKM
Quantity:
1 000
Part Number:
ak4358VQ-L
Manufacturer:
ELPIDA
Quantity:
32
Part Number:
ak4358VQ-L
Manufacturer:
AKM
Quantity:
4 650
Part Number:
ak4358VQ-L
Manufacturer:
AKM
Quantity:
2 663
Part Number:
ak4358VQ-L
Manufacturer:
AKM
Quantity:
20 000
Company:
Part Number:
ak4358VQ-L
Quantity:
222
Company:
Part Number:
ak4358VQ-L
Quantity:
222
Part Number:
ak4358VQP-L
Manufacturer:
AKM Semiconductor Inc
Quantity:
10 000
ASAHI KASEI
MS0203-E-01
(2) I
The AK4358 supports the standard-mode I
I
Figure 18 shows the data transfer sequence at the I
HIGH to LOW transition on the SDA line while SCL is HIGH indicates a START condition (Figure 22). After the
START condition, a slave address is sent. This address is 7 bits long followed by an eighth bit which is a data direction
bit (R/W) (Figure 19). The most significant five bits of the slave address are fixed as “00100”. The next two bits are
CAD1 and CAD0 (device address bits). These two bits identify the specific device on the bus. The hard-wired input pins
(CAD1 pin and CAD0 pin) set them. If the slave address match that of the AK4358 and R/W bit is “0”, the AK4358
generates the acknowledge and the write operation is executed. If R/W bit is “1”, the AK4358 generates the not
acknowledge since the AK4358 can be only a slave-receiver. The master must generate the acknowledge-related clock
pulse and release the SDA line (HIGH) during the acknowledge clock pulse (Figure 23).
The second byte consists of the address for control registers of the AK4358. The format is MSB first, and those most
significant 3-bits are fixed to zeros (Figure 20). Those data after the second byte contain control data. The format is MSB
first, 8bits (Figure 21). The AK4358 generates an acknowledge after each byte has been received. A data transfer is
always terminated by a STOP condition generated by the master. A LOW to HIGH transition on the SDA line while SCL
is HIGH defines a STOP condition (Figure 22).
The AK4358 is capable of more than one byte write operation by one sequence. After receipt of the third byte, the
AK4358 generates an acknowledge, and awaits the next data again. The master can transmit more than one byte instead
of terminating the write cycle after the first data byte is transferred. After the receipt of each data, the internal 5bits
address counter is incremented by one, and the next data is taken into next address automatically. If the addresses exceed
1FH prior to generating the stop condition, the address counter will “roll over” to 00H and the previous data will be
overwritten.
The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line
can only change when the clock signal on the SCL line is LOW (Figure 24) except for the START and the STOP
condition.
2
C-bus system (max: 400kHz).
2
C-bus Control Mode (I2C= “H”)
SDA
D7
0
0
S
T
A
R
T
S
Slave
Address
Figure 18. Data transfer sequence at the I
D6
(Those CAD1/0 should match with CAD1/0 pins)
0
0
Figure 21. Byte structure after the second byte
R/W
A
C
K
2
Sub
Address(n)
C-bus (max:100kHz). Then the AK4358 does not support a fast-mode
D5
1
0
Figure 20. The second byte
Figure 19. The first byte
2
C-bus mode. All commands are preceded by a START condition. A
A
C
K
A4
D4
0
- 25 -
Data(n)
A3
D3
0
A
C
K
Data(n+1)
CAD1
2
A2
D2
C-bus mode
A
C
K
CAD0
A1
D1
A
C
K
Data(n+x)
R/W
A0
D0
A
C
K
S
T
O
P
P
[AK4358]
2006/02

Related parts for ak4358