psd813f3 STMicroelectronics, psd813f3 Datasheet - Page 15

no-image

psd813f3

Manufacturer Part Number
psd813f3
Description
Flash In-system Programmable Isp Peripherals For 8-bit Mcus
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
psd813f3-15J
Manufacturer:
WSI
Quantity:
8
Part Number:
psd813f3-A-15
Manufacturer:
WSI
Quantity:
20 000
Part Number:
psd813f3-A-15J
Manufacturer:
WSi
Quantity:
37
Part Number:
psd813f3-A-15J
Manufacturer:
ST
0
Part Number:
psd813f3-A-15U
Manufacturer:
ST
0
Part Number:
psd813f3-A-90J
Manufacturer:
HAR
Quantity:
2
Part Number:
psd813f3-A-90U
Manufacturer:
WSI
Quantity:
6
Part Number:
psd813f3-A-90U
Manufacturer:
ST
0
Part Number:
psd813f3-A15J
Manufacturer:
WSI
Quantity:
2
Part Number:
psd813f3A-90JI
Manufacturer:
ST
0
Part Number:
psd813f3A-90JI ALLNEW
Manufacturer:
ST
0
Part Number:
psd813f3VA-15J
Manufacturer:
WSI
Quantity:
20 000
PSD ARCHITECTURAL OVERVIEW
PSD devices contain several major functional
blocks. Figure
device family. The functions of each block are de-
scribed briefly in the following sections. Many of
the blocks perform multiple functions and are user
configurable.
Memory
Each of the memory blocks is briefly discussed in
the following paragraphs. A more detailed discus-
sion can be found in the section entitled
Blocks, page
The 1 Mbit or 2 Mbit (128K x 8, or 256K x 8) Flash
memory is the primary memory of the PSD. It is di-
vided into 8 equally-sized sectors that are individ-
ually selectable.
The optional 256 Kbit (32K x 8) secondary Flash
memory is divided into 4 equally-sized sectors.
Each sector is individually selectable.
The optional SRAM is intended for use as a
scratch-pad memory or as an extension to the
MCU SRAM. If an external battery is connected to
Voltage Stand-by (V
the event of power failure.
Each sector of memory can be located in a differ-
ent address space as defined by the user. The ac-
cess times for all memory types includes the
address latching and DPLD decoding time.
Page Register
The 8-bit Page Register expands the address
range of the MCU by up to 256 times. The paged
address can be used as part of the address space
to access external memory and peripherals, or in-
ternal memory and I/O. The Page Register can
also be used to change the address mapping of
sectors of the Flash memories into different mem-
ory spaces for IAP.
PLDs
The device contains two PLDs, the Decode PLD
(DPLD) and the Complex PLD (CPLD), as shown
in Table 3, each optimized for a different function.
The functional partitioning of the PLDs reduces
power consumption, optimizes cost/performance,
and eases design entry.
19.
5
shows the architecture of the PSD
STBY
, PC2), data is retained in
PSD813F2, PSD833F2, PSD834F2, PSD853F2, PSD854F2
Memory
The DPLD is used to decode addresses and to
generate Sector Select signals for the PSD inter-
nal memory and registers. The DPLD has combi-
natorial outputs. The CPLD has 16 Output
Macrocells (OMC) and 3 combinatorial outputs.
The PSD also has 24 Input Macrocells (IMC) that
can be configured as inputs to the PLDs. The
PLDs receive their inputs from the PLD Input Bus
and are differentiated by their output destinations,
number of product terms, and macrocells.
The PLDs consume minimal power. The speed
and power consumption of the PLD is controlled
by the Turbo Bit in PMMR0 and other bits in the
run-time. There is a slight penalty to PLD propaga-
tion time when invoking the power management
features.
I/O Ports
The PSD has 27 individually configurable I/O pins
D). Each I/O pin can be individually configured for
standard MCU I/O ports, PLD I/O, or latched ad-
dress outputs for MCUs using multiplexed ad-
dress/data buses.
The JTAG pins can be enabled on Port C for In-
System Programming (ISP).
Ports A and B can also be configured as a data
port for a non-multiplexed bus.
MCU Bus Interface
PSD interfaces easily with most 8-bit MCUs that
have either multiplexed or non-multiplexed ad-
dress/data buses. The device is configured to re-
spond to the MCU’s control signals, which are also
used as inputs to the PLDs. For examples, please
see the section entitled
Examples, page
Table 3. PLD I/O
PMMR2. These registers are set by the MCU at
distributed over the four ports (Port A, B, C, and
different functions. Ports can be configured as
Decode PLD (DPLD)
Complex PLD (CPLD)
Name
45.
73
73
Inputs
MCU Bus Interface
17
19
Outputs
Product
42
140
Terms
15/110

Related parts for psd813f3