w25x32a Winbond Electronics Corp America, w25x32a Datasheet - Page 25

no-image

w25x32a

Manufacturer Part Number
w25x32a
Description
32m-bit Serial Flash Memory With 4kb Sectors And Dual Output Spi
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
w25x32aFIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25x32aVSFIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
W25X32A
11.2.12 Block Erase (D8h)
The Block Erase instruction sets all memory within a specified block (64K-bytes) to the erased state of all
1s (FFh). A Write Enable instruction must be executed before the device will accept the Block Erase
Instruction (Status Register bit WEL must equal 1). The instruction is initiated by driving the /CS pin low
and shifting the instruction code “D8h” followed a 24-bit block address (A23-A0) (see Figure 2). The Block
Erase instruction sequence is shown in figure 13.
The /CS pin must be driven high after the eighth bit of the last byte has been latched. If this is not done
the Block Erase instruction will not be executed. After /CS is driven high, the self-timed Block Erase
instruction will commence for a time duration of t
(See AC Characteristics). While the Block Erase cycle
BE
is in progress, the Read Status Register instruction may still be accessed for checking the status of the
BUSY bit. The BUSY bit is a 1 during the Block Erase cycle and becomes a 0 when the cycle is finished
and the device is ready to accept other instructions again. After the Block Erase cycle has finished the
Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Block Erase instruction will not be
executed if the addressed page is protected by the Block Protect (TB, BP2, BP1, and BP0) bits (see
Status Register Memory Protection table).
Figure 13. Block Erase Instruction Sequence Diagram
Publication Release Date: August 24, 2008
- 25 -
Preliminary - Revision A

Related parts for w25x32a