m95m01-r STMicroelectronics, m95m01-r Datasheet - Page 27

no-image

m95m01-r

Manufacturer Part Number
m95m01-r
Description
1 Mbit Serial Spi Bus Eeprom With High Speed Clock
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m95m01-rMN6P
Manufacturer:
ST
Quantity:
2 100
Part Number:
m95m01-rMN6P
Manufacturer:
STM
Quantity:
32
Part Number:
m95m01-rMN6P
Manufacturer:
STM
Quantity:
2
Part Number:
m95m01-rMN6TP
Manufacturer:
INFINEON
Quantity:
23
Part Number:
m95m01-rMN6TP
Manufacturer:
STMicroelectronics
Quantity:
76 802
Part Number:
m95m01-rMN6TP
Manufacturer:
ST
Quantity:
300
Part Number:
m95m01-rMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
m95m01-rMN6TP
0
Part Number:
m95m01-rMN6TP@@@
Manufacturer:
ST
0
M95M01-R
7
8
8.1
8.2
ECC (error correction code) and write cycling
The M95M01-R device offers an ECC (Error Correction Code) logic which compares each
4-byte word with its associated 6 EEPROM bits of ECC. As a result, if a single bit out of 4
bytes of data happens to be erroneous during a Read operation, the ECC detects it and
replaces it by the correct value. The read reliability is therefore much improved by the use of
this feature.
Note however that even if a single byte has to be written, 4 bytes are internally modified
(plus the ECC bits), that is, the addressed byte is cycled together with the other three bytes
making up the word. It is therefore recommended to write by words of 4 bytes in order to
benefit from the larger amount of Write cycles.
The M95M01-R device is qualified at 1 million (1 000 000) Write cycles, using a cycling
routine that writes to the device by multiples of 4-byte packets.
Power-up and delivery state
Power-up state
After Power-up, the device is in the following state:
G
G
G
G
G
The SRWD, BP1 and BP0 bits of the Status Register are unchanged from the previous
power-down (they are non-volatile bits).
Initial delivery state
The device is delivered with the memory array set at all 1s (FFh). The Status Register Write
Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0.
Standby Power mode
Deselected (after Power-up, a falling edge is required on Chip Select (S) before any
instructions can be started).
Not in the Hold Condition
Write Enable Latch (WEL) is reset to 0
Write In Progress (WIP) is reset to 0
ECC (error correction code) and write cycling
27/39

Related parts for m95m01-r