sab9082 NXP Semiconductors, sab9082 Datasheet - Page 5

no-image

sab9082

Manufacturer Part Number
sab9082
Description
Ntsc Picture-in-picture Pip Controller
Manufacturer
NXP Semiconductors
Datasheet
Philips Semiconductors
1999 Nov 12
n.c.
V
V
V
V
V
V
FBL
PKOFF
DVSYNC
DCLK
SVSYNC
SCL
SDA
POR
V
V
V
SU
V
SV
V
SY
V
V
V
SHSYNC
T6
V
V
V
V
T7
DHSYNC
V
V
V
MY
V
MV
SSD(RP)
SSD(T8)
DDD(P2)
SSD(P2)
SSD(D)
DDD(D)
DDA(SA)
SSA(SA)
DDA(SF)
ref(B)(SA)
ref(T)(SA)
bias(SA)
SSD(SA)
DDD(SA)
DDA(SP)
SSA(SP)
SSA(DP)
DDA(DP)
DDD(MA)
SSD(MA)
bias(MA)
ref(T)(MA)
NTSC Picture-In-Picture (PIP) controller
SYMBOL
and V
SSD(T9)
62 and 63
52 to 60
PIN
100
61
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
TYPE
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
O
O
S
S
S
S
S
S
S
S
S
S
S
S
S
S
S
S
S
I
I
I
I
I
I
I
I
I
I
I
not connected
digital ground for memory periphery
digital ground for test
digital supply voltage for periphery
digital ground for periphery
digital ground for digital core
digital supply voltage for digital core
fast blanking control signal output (CMOS levels; +5 V tolerant)
peak off control signal output (CMOS levels; +5 V tolerant)
vertical sync display channel input (CMOS levels; +5 V tolerant)
test clock input (28 MHz; CMOS levels)
vertical sync for subchannel input (CMOS levels; +5 V tolerant)
input/output serial clock (I
input/output serial data/acknowledge output (I
power-on reset input (CMOS levels; pull-up resistor connected to V
analog supply voltage for subchannel ADCs
analog ground for subchannel ADCs
analog supply voltage for subchannel front-end buffers and clamps
analog U input for subchannel
input/output analog bottom reference voltage for subchannel ADCs
analog V input for subchannel
input/output analog top reference voltage for subchannel ADCs
analog Y input for subchannel
analog bias reference voltage for subchannel ADCs
digital ground for subchannel ADCs
digital supply voltage for subchannel ADCs
horizontal sync input for subchannel (V
test data input/output bit 7 (CMOS levels)
analog supply voltage for subchannel PLL
analog ground for subchannel PLL
analog ground for display channel PLL
analog supply voltage for display channel PLL
test data input/output bit 6 (CMOS levels)
horizontal sync input for display channel (V
digital supply voltage for main channel ADCs
digital ground for main channel ADCs
analog bias reference voltage for main channel ADCs
analog Y input for main channel
analog top reference voltage for main channel ADCs
analog V input for main channel
5
2
C-bus; CMOS levels; +5 V tolerant)
DESCRIPTION
i
< V
i
SHSYNC
< V
2
C-bus; +5 V tolerant)
DHSYNC
Preliminary specification
)
)
SAB9082
DD
)

Related parts for sab9082