uja1075 NXP Semiconductors, uja1075 Datasheet - Page 13

no-image

uja1075

Manufacturer Part Number
uja1075
Description
High-speed Can/lin Core System Basis Chip
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
uja1075A50
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
uja1075A50W
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
uja1075ATW/3V3/WD
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
uja1075ATW/5V0/WAJ
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
uja1075ATW/5V0/WD
Manufacturer:
NXP
Quantity:
1 000
Part Number:
uja1075ATW/5V0/WD
0
Part Number:
uja1075TW/3V3/WD:1
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
Table 5.
[1]
[2]
UJA1075_2
Product data sheet
Bit
15:13
12
11:10
9
8
7
6
5
4
3:0
Bit LHWC is set to 1 after a reset.
Bit LHC is set to 1 after a reset, if LHWC was set to 1 prior to the reset.
Symbol
A2, A1, A0 R
RO
MC
LHWC
LHC
ENC
LSC
WBC
PDC
reserved
Mode_Control register
[2]
[1]
6.2.4 Mode_Control register
Access Power-on
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R
default
001
0
00
1
0
0
0
0
0
0000
All information provided in this document is subject to legal disclaimers.
Description
register address
access status
mode control
limp home warning control
limp home control
enable control
LIN slope control
wake bias control
power distribution control
0: register set to read/write
1: register set to read only
00: Standby mode
01: Sleep mode
10: Normal mode; V2 off
11: Normal mode; V2 on
0: no limp home warning
1: limp home warning is set; next reset will activate LIMP output
0: LIMP pin set floating
1: LIMP pin driven LOW
0: EN pin driven LOW
1: EN pin driven HIGH in Normal mode
0: normal slope, 20 kbit/s
1: low slope, 10.4 kbit/s
0: WBIAS floating if WSEn = 0; 16 ms sampling if WSEn = 1
1: WBIAS on if WSEn = 0; 64 ms sampling if WSEn = 1
0: V1 threshold current for activating the external PNP transistor; load current
rising; I
PNP transistor; load current falling; I
1: V1 threshold current for activating the external PNP transistor; load current
rising; I
PNP transistor; load current falling; I
Rev. 02 — 27 May 2010
th(act)PNP
th(act)PNP
= 85 mA; V1 threshold current for deactivating the external
= 50 mA; V1 threshold current for deactivating the external
High-speed CAN/LIN core system basis chip
th(deact)PNP
th(deact)PNP
= 50 mA; see
= 15 mA; see
UJA1075
© NXP B.V. 2010. All rights reserved.
Figure 7
Figure 7
13 of 53

Related parts for uja1075