mpc8306 Freescale Semiconductor, Inc, mpc8306 Datasheet - Page 6

no-image

mpc8306

Manufacturer Part Number
mpc8306
Description
Powerquicc Ii Pro Integrated Communications Processor Family Hardware Specifications
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mpc8306CVMABDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8306CVMACDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8306CVMADDCA
Manufacturer:
MAXIM
Quantity:
1 560
Part Number:
mpc8306CVMADDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8306CVMAFDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8306SCVMABDCA
Manufacturer:
FREESCAL
Quantity:
513
Part Number:
mpc8306SCVMABDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8306SCVMABDCA
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mpc8306SCVMADDCA
Manufacturer:
FREESCAL
Quantity:
642
Part Number:
mpc8306SCVMAFDCA
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mpc8306VMADDCA
Manufacturer:
FREESCALE
Quantity:
101
Overview
6
MPC8306 PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 2
DMA Engine
— Support for the DMA engine with the following features:
— Support for scatter/gather DMA processing
DUART
— Two 2-wire interfaces (RxD, TxD)
— Programming model compatible with the original 16450 UART and the PC16550D
Serial peripheral interface (SPI)
— Master or slave support
Power managemnt controller (PMC)
— Supports core doze/nap/sleep/ power management
— Exits low power state and returns to full-on mode when
Parallel I/O
— General-purpose I/O (GPIO)
System timers
— Periodic interrupt timer
— Software watchdog timer
— Eight general-purpose timers
Real time clock (RTC) module
— Maintains a one-second count, unique over a period of thousands of years
— Two possible clock sources:
IEEE Std. 1149.1™ compliant JTAG boundary scan
– Sixteen DMA channels
– All data movement via dual-address transfers: read from source, write to destination
– Transfer control descriptor (TCD) organized to support two-deep, nested transfer operations
– Channel activation via one of two methods (for both the methods, one activation per
– Support for fixed-priority and round-robin channel arbitration
– Channel completion reported via optional interrupt requests
– The same can be configured as one 4-wire interface (RxD, TxD, RTS, CTS)
– The core internal time base unit invokes a request to exit low power state
– The power management controller detects that the system is not idle and there are
– 56 parallel I/O pins multiplexed on various chip interfaces
– Interrupt capability
– External RTC clock (RTC_PIT_CLK)
– CSB bus clock
execution of the minor loop is required):
– Explicit software initiation
– Initiation via a channel-to-channel linking mechanism for continuous transfers
outstanding transactions on the internal bus or an external interrupt.
(independent channel linking at end of minor loop and/or major loop)
Freescale Semiconductor

Related parts for mpc8306