m41st95w STMicroelectronics, m41st95w Datasheet - Page 13

no-image

m41st95w

Manufacturer Part Number
m41st95w
Description
5.0 Or 3.0v, 512 Bit 64 Bit X 8 Serial Rtc Spi Sram And Nvram Supervisor
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m41st95wMX16
Manufacturer:
ST
0
Part Number:
m41st95wMX6
Manufacturer:
ST
0
Part Number:
m41st95wMX6
Manufacturer:
M
Quantity:
20 000
Part Number:
m41st95wMX6TR
Manufacturer:
ST
0
READ and WRITE Cycles
Address and data are shifted MSB first into the Se-
rial Data Input (SDI) and out of the Serial Data
Output (SDO). Any data transfer considers the first
bit to define whether a READ or WRITE will occur.
This is followed by seven bits defining the address
to be read or written. Data is transferred out of the
SDO for a READ operation and into the SDI for a
WRITE operation. The address is always the sec-
ond through the eighth bit written after the Enable
(E) pin goes low. If the first bit is a '1,' one or more
WRITE cycles will occur. If the first bit is a '0,' one
or more READ cycles will occur (see Figure
and
Data transfers can occur one byte at a time or in
multiple byte burst mode, during which the ad-
dress pointer will be automatically incremented.
For a single byte transfer, one byte is read or writ-
ten and then E is driven high. For a multiple byte
transfer all that is required is that E continue to re-
main low. Under this condition, the address pointer
will continue to increment as stated previously. In-
crementing will continue until the device is dese-
lected by taking E high. The address will wrap to
00h after incrementing to 3Fh.
Figure 12. READ Mode Sequence
Figure 13., page
SDO
E
SCL
SDI
W/R BIT
MSB
7
0
HIGH IMPEDANCE
14).
6
1
5
7 BIT ADDRESS
2
4
3
3
4
2
5
1
6
0
7
MSB
7
8
12
6
9
5
DATA OUT
The system-to-user transfer of clock data will be
halted whenever the address being read is a clock
address (00h to 07h). Although the clock contin-
ues to maintain the correct time, this will prevent
updates of time and date during either a READ or
WRITE of these address locations by the user.
The update will resume either due to a deselect
condition or when the pointer increments to an
non-clock or RAM address (08h to 3Fh).
Note: This is true both in READ and WRITE mode.
(BYTE 1)
4
12 13 14 15 16 17
3
2
1
0
MSB
7
6
M41ST95Y*, M41ST95W
5
DATA OUT
(BYTE 2)
4
3
2
22
1
0
AI04635
13/35

Related parts for m41st95w