pcf85103c-2 NXP Semiconductors, pcf85103c-2 Datasheet - Page 7

no-image

pcf85103c-2

Manufacturer Part Number
pcf85103c-2
Description
Pcf85103c-2 256 X 8-bit Cmos Eeprom With I2c-bus Interface
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
pcf85103c-2P/00
Quantity:
50
Part Number:
pcf85103c-2T
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
pcf85103c-2T/00
Quantity:
3 688
Company:
Part Number:
pcf85103c-2T/00
Quantity:
3 588
Philips Semiconductors
9397 750 14218
Product data
8.1.3 Device addressing
8.1.4 Write operations
The master receiver must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter.
The device that acknowledges has to pull down the SDA line during the acknowledge
clock pulse in such a way that the SDA line is stable LOW during the HIGH period of
the acknowledge related clock pulse.
Set-up and hold times must be taken into account. A master receiver must signal an
end of data to the slave transmitter by not generating an acknowledge on the last byte
that has been clocked out of the slave. In this event, the transmitter must leave the
data line HIGH to enable the master generation of the STOP condition.
Following a START condition, the bus master must output the address of the slave it
is accessing. The address of the PCF85103C-2 is shown in
power, no internal pull-up resistors are incorporated on the hardware selectable pins
and they must be connected to either V
The last bit of the slave address defines the operation to be performed. When set to
logic 1, a read operation is selected, while a logic 0 selects a write operation.
Byte/word write:
address field. This address field is a word address providing access to the 256 words
of memory. Upon receipt of the word address, the PCF85103C-2 responds with an
acknowledge and awaits the next eight bits of data, again responding with an
acknowledge. Word address is automatically incremented. The master can now
terminate the transfer by generating a STOP condition or transmit up to six more
bytes of data and then terminate by generating a STOP condition.
After this STOP condition, the E/W cycle starts and the bus is free for another
transmission. Its duration is 10 ms per byte.
During the E/W cycle the slave receiver does not send an acknowledge bit if
addressed via the I
Fig 4. Slave address.
Rev. 04 — 22 October 2004
For a write operation, the PCF85103C-2 requires a second
2
C-bus.
0
256
0
FIXED
1
8-bit CMOS EEPROM with I
DD
0
or V
SELECTABLE
A2
HARDWARE
SS
A1
.
A0 R/W
002aaa253
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
PCF85103C-2
Figure
4. To conserve
2
C-bus interface
7 of 20

Related parts for pcf85103c-2