st72f321r STMicroelectronics, st72f321r Datasheet - Page 176

no-image

st72f321r

Manufacturer Part Number
st72f321r
Description
64/44-pin 8-bit Mcu With 32 To 60k Flash/rom, Adc, Five Timers, Spi, Sci, I2c Interface
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
st72f321r6-AUTO
Manufacturer:
ST
0
Part Number:
st72f321r6T6
Manufacturer:
BROADCOM
Quantity:
201
Part Number:
st72f321r6T6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
st72f321r6T6
Manufacturer:
ST
Quantity:
20 000
Part Number:
st72f321r6T6TR
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
st72f321r6TA
Manufacturer:
ST
Quantity:
370
Part Number:
st72f321r6TA
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
st72f321r6TA
Manufacturer:
ST
0
Part Number:
st72f321r9T6
Manufacturer:
ST
Quantity:
465
Part Number:
st72f321r9T6
Manufacturer:
ST
Quantity:
20 000
ST72321
ST72321 DEVICE CONFIGURATION AND ORDERING INFORMATION (Cont’d)
OPT0= FMP_R Flash memory read-out protection
Read-out protection, when selected, provides a
protection against Program Memory content ex-
traction and against write access to Flash memo-
ry.
Erasing the option bytes when the FMP_R option
is selected causes the whole user memory to be
erased first, and the device can be reprogrammed.
Refer to
gramming Reference Manual for more details.
Note: Readout protection is not supported if LVD
is enabled.
0: Read-out protection enabled
1: Read-out protection disabled
OPTION BYTE 1
OPT7= PKG1 Package selection bit 1
This option bit, with the PKG0 bit, selects the pack-
age.
Note: On the chip, each I/O port has 8 pads. Pads
that are not bonded to external pins are in input
pull-up configuration after reset. The configuration
of these pads must be kept at reset state to avoid
added current consumption.
OPT6 = RSTC RESET clock cycle selection
This option bit selects the number of CPU cycles
applied during the RESET phase and when exiting
HALT mode. For resonator oscillators, it is advised
to select 4096 due to the long crystal stabilization
time.
0: Reset phase with 4096 CPU cycles
1: Reset phase with 256 CPU cycles
OPT5:4 = OSCTYPE[1:0] Oscillator Type
These option bits select the ST7 main clock
source type.
176/189
Resonator Oscillator
Reserved
Internal RC Oscillator
External Source
Version
(A)R
J
Clock Source
Section 4.3.1
Selected Package
TQFP64
TQFP44
and the ST7 Flash Pro-
1
0
0
1
1
OSCTYPE
PKG 1 PKG 0
1
0
0
0
1
0
1
0
0
OPT3:1 = OSCRANGE[2:0] Oscillator range
When the resonator oscillator type is selected,
these option bits select the resonator oscillator
current source corresponding to the frequency
range of the used resonator. Otherwise, these bits
are used to select the normal operating frequency
range.
OPT0 = PLLOFF PLL activation
This option bit activates the PLL which allows mul-
tiplication by two of the main input clock frequency.
The PLL is guaranteed only with an input frequen-
cy between 2 and 4MHz, for this reason the PLL
must not be used with the internal RC oscillator.
0: PLL x2 enabled
1: PLL x2 disabled
CAUTION: the PLL can be enabled only if the
“OSC RANGE” (OPT3:1) bits are configured to
“MP - 2~4MHz”. Otherwise, the device functionali-
ty is not guaranteed.
LP
MP
MS
HS
Typ. Freq. Range
8~16MHz
1~2MHz
2~4MHz
4~8MHz
2
0
0
0
0
OSCRANGE
1
0
0
1
1
0
0
1
0
1

Related parts for st72f321r