st72f321r STMicroelectronics, st72f321r Datasheet - Page 163

no-image

st72f321r

Manufacturer Part Number
st72f321r
Description
64/44-pin 8-bit Mcu With 32 To 60k Flash/rom, Adc, Five Timers, Spi, Sci, I2c Interface
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
st72f321r6-AUTO
Manufacturer:
ST
0
Part Number:
st72f321r6T6
Manufacturer:
BROADCOM
Quantity:
201
Part Number:
st72f321r6T6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
st72f321r6T6
Manufacturer:
ST
Quantity:
20 000
Part Number:
st72f321r6T6TR
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
st72f321r6TA
Manufacturer:
ST
Quantity:
370
Part Number:
st72f321r6TA
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
st72f321r6TA
Manufacturer:
ST
0
Part Number:
st72f321r9T6
Manufacturer:
ST
Quantity:
465
Part Number:
st72f321r9T6
Manufacturer:
ST
Quantity:
20 000
12.11 COMMUNICATION INTERFACE CHARACTERISTICS
12.11.1 SPI - Serial Peripheral Interface
Subject to general operating conditions for V
f
Figure 92. SPI Slave Timing Diagram with CPHA=0
Notes:
1. Data based on design simulation and/or characterisation results, not tested in production.
2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has
its alternate function capability released. In this case, the pin status depends on the I/O port configuration.
3. Measurement points are done at CMOS levels: 0.3xV
CPU
1/t
Symbol
t
t
w(SCKH)
t
w(SCKL)
t
t
t
t
t
t
t
t
t
dis(SO)
t
t
r(SCK)
f(SCK)
su(SS)
t
f
su(MI)
t
v(MO)
h(MO)
MISO
MOSI
su(SI)
a(SO)
v(SO)
h(SO)
h(SS)
h(MI)
, and T
c(SCK)
h(SI)
SCK
SS
CPHA=0
CPOL=0
CPHA=0
CPOL=1
OUTPUT
INPUT
INPUT
A
SPI clock frequency
SPI clock rise and fall time
SS setup time
SS hold time
SCK high and low time
Data input setup time
Data input hold time
Data output access time
Data output disable time
Data output valid time
Data output hold time
Data output valid time
Data output hold time
unless otherwise specified.
see note 2
t
a(SO)
t
su(SS)
t
su(SI)
Parameter
MSB IN
t
t
w(SCKH)
w(SCKL)
MSB OUT
t
t
h(SI)
c(SCK)
t
DD
v(SO)
DD
,
Master
Slave
Slave
Slave
Master
Slave
Master
Slave
Master
Slave
Slave
Slave
Slave (after enable edge)
Master (before capture edge)
BIT6 OUT
and 0.7xV
Refer to I/O port characteristics for more details on
the input/output alternate function characteristics
(SS, SCK, MOSI, MISO).
3)
Conditions
DD
BIT1 IN
.
t
h(SO)
f
f
CPU
CPU
=8MHz
=8MHz
t
t
r(SCK)
f(SCK)
f
CPU
LSB IN
0.0625
see I/O port pin description
0.25
0.25
Min
120
120
100
100
100
100
100
90
LSB OUT
0
0
0
/128
t
h(SS)
f
f
CPU
CPU
Max
120
240
90
2
4
/4
/2
ST72321
t
dis(SO)
163/189
Unit
t
MHz
CPU
ns
note 2
see

Related parts for st72f321r