st72321j STMicroelectronics, st72321j Datasheet - Page 57

no-image

st72321j

Manufacturer Part Number
st72321j
Description
8-bit Mcu With Nested Interrupts, Flash, 10-bit Adc, 5 Timers, Spi, Sci, I2c Interface
Manufacturer
STMicroelectronics
Datasheet
MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK (Cont’d)
Bit 0 = OIF Oscillator interrupt flag
This bit is set by hardware and cleared by software
reading the MCCSR register. It indicates when set
that the main oscillator has reached the selected
elapsed time (TB1:0).
0: Timeout not reached
1: Timeout reached
CAUTION: The BRES and BSET instructions
must not be used on the MCCSR register to avoid
unintentionally clearing the OIF bit.
Table 15. Main Clock Controller Register Map and Reset Values
Address
002Dh
(Hex.)
002Bh
002Ch
SICSR
Reset Value
MCCSR
Reset Value
MCCBCR
Reset Value
Register
Label
MCO
VDS
7
0
0
0
VDIE
CP1
6
0
0
0
CP0
VDF
5
0
0
0
MCC BEEP CONTROL REGISTER (MCCBCR)
Read /Write
Reset Value: 0000 0000 (00h)
Bit 7:2 = Reserved, must be kept cleared.
Bit 1:0 = BC[1:0] Beep control
These 2 bits select the PF1 pin beep capability.
The beep output signal is available in ACTIVE-
HALT mode but has to be disabled to reduce the
consumption.
LVDRF
BC1
7
0
SMS
0
0
1
1
4
x
0
0
0
BC0
0
1
0
1
TB1
3
0
0
0
0
Beep mode with f
~500-Hz
0
~1-KHz
~2-KHz
CFIE
TB0
2
0
0
0
0
Off
CSSD
BC1
OIE
0
~50% duty cycle
1
0
0
0
OSC2
Beep signal
ST72321J
BC1
Output
=8MHz
WDGRF
BC0
OIF
57/179
0
0
0
x
BC0
0

Related parts for st72321j