cy28rs680-2 SpectraLinear Inc, cy28rs680-2 Datasheet - Page 5

no-image

cy28rs680-2

Manufacturer Part Number
cy28rs680-2
Description
Clock Generator For Ati Rs5xx/6xx Chipsets
Manufacturer
SpectraLinear Inc
Datasheet
Rev 1.0, November 22, 2006
Byte 2: Output Enable Register 2
Byte 3: SW_FREQ Selection Register
Byte 4: Spread Spectrum Control Register
Bit
Bit
Bit
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
@Pup
@Pup
@Pup
0
0
0
1
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
0
CPU Spread Enable
ATIG_OC_SEL1
ATIG_OC_SEL0
ATIG_SS_OFF
SRC_SS_OFF
CPU[T/C]0
USB_48_1
USB_48_0
ATIG_SS0
CPU_SS1
CPU_SS0
Reserved
Reserved
Reserved
Reserved
FSEL_C
FSEL_B
FSEL_A
USB48
REF_2
REF_1
REF_0
HTT66
Name
Name
Name
REF
INFORMATION
ADVANCE
Reserved
Reserved
Reserved
CPU[T/C]0 Output Enable
0 = Disable (Hi-Z), 1 = Enable
USB_48_1 Output Enable
0 = Disable (Hi-Z), 1 = Enable
USB_48_0 Output Enable
0 = Disable (Hi-Z), 1 = Enable
REF_2 Output Enable
0 = Disable (Hi-Z), 1 = Enable
REF_1 Output Enable
0 = Disable (Hi-Z), 1 = Enable
REF_0 Output Enable
0 = Disable (Hi-Z), 1 = Enable
HTT66 Output Enable
0 = Disable (Hi-Z), 1 = Enable
CPU_PLL (PLL1) Spread Spectrum Enable
0= Spread Off, 1 = Spread On
SW Frequency Selection Bits
CPU(PLL1) Spread Spectrum Selection
00: –0.5% (peak to peak)
01: ±0.25% (peak to peak)
10: –1.0% (peak to peak)
11: ±0.5% (peak to peak)
ATIG(PLL2) Spread Spectrum Selection
00: –0.5% (peak to peak)
01: –1.0% (peak to peak)
ATIG_PLL (PLL2) Spread Spectrum Enable
0 = Spread Off, 1 = Spread On
SRC_PLL (PLL3) Spread Spectrum Enable
0 = Spread Off, 1 = Spread On
USB48 Output Drive Strength
0 = 1x, 1 = 2x
Reserved
REF Output Drive Strength
0 = 1X, 1 = 2x
SEL1
X
0
1
SEL0
0
0
1
111.33–167 MHz
100–125 MHz
166–256 MHz
ATIG Output
Description
Description
Description
CY28RS680-2
167–250
200–250
167–256
N
Page 5 of 16

Related parts for cy28rs680-2