cy241v08a-05 Cypress Semiconductor Corporation., cy241v08a-05 Datasheet

no-image

cy241v08a-05

Manufacturer Part Number
cy241v08a-05
Description
Mpeg Clock Generator With Vcxo
Manufacturer
Cypress Semiconductor Corporation.
Datasheet
Cypress Semiconductor Corporation
Document #: 38-07670 Rev. **
Features
CY241V08A–05
CY241V08A–06
• Integrated phase-locked loop (PLL)
• Low-jitter, high-accuracy outputs
• VCXO with analog adjust
• 3.3V operation
• Compatible with MK3727 (–5, –6)
• Application compatibility for a wide variety of designs
• Enables design compatibility
• Lower drive strength settings (CY241V08A–06)
CY241V08A–05,–06 Logic Block Diagram
Number
Pin Configurations
Part
13.5 XIN
Outputs
XOUT
VCXO
1
1
OSC
13.5-MHz pullable crystal input per
Cypress specification
13.5-MHz pullable crystal input per
Cypress specification
Q
Input Frequency Range
CY241V08A–05,–06
Φ
VCXO
VDD
VSS
XIN
P
8-pin SOIC
PLL
1
2
3
4
VCO
VDD
3901 North First Street
VSS
8
7
6
5
XOUT
NC or VSS
NC or VDD
27 MHz
MPEG Clock Generator with VCXO
DIVIDERS
OUTPUT
Benefits
1 copy of 27 MHz non-linear
1 copy of 27 MHz non-linear
• Digital VCXO control
• Electromagnetic interference (EMI) reduction for standards
• Second source for existing designs
• Highest-performance PLL tailored for multimedia applica-
• Meets critical timing requirements in complex system
Frequencies
compliance
tions
designs
Output
27 MHz
San Jose
VCXO Control
Curve
,
CA 95134
CY241V08A-05,06
Compatible with
MK3727A non linear
VCXO control
Same as CY241V08A–05
except lower drive
strength
Revised April 09, 2004
Other Features
408-943-2600
[+] Feedback

Related parts for cy241v08a-05

cy241v08a-05 Summary of contents

Page 1

... MHz Output Frequencies 1 copy of 27 MHz non-linear 1 copy of 27 MHz non-linear • 3901 North First Street • San Jose CY241V08A-05,06 VCXO Control Curve Other Features Compatible with MK3727A non linear VCXO control Same as CY241V08A–05 except lower drive strength , CA 95134 • ...

Page 2

... Pin Number XIN 1 Reference crystal input VDD 2 Voltage supply VCXO 3 Input analog control for VCXO VSS 4 Ground 27 MHz 5 27-MHz clock output NC/VDD 6 No connect or voltage supply NC/VSS 7 No connect or ground XOUT 8 Reference crystal output Document #: 38-07670 Rev. ** CY241V08A-05,06 Description Page [+] Feedback ...

Page 3

... No external series resistor assumed High side Low side Description Description – 0.5V 3. 0.5V 3. Except XIN, XOUT pins Low Side High Side CY241V08A-05,06 Min. Typ. Max. Unit – 13.5 – MHz – 14 – pF Ω – – – – – ...

Page 4

... CLOAD = 15 pF See Figure 2. DD Peak-to-peak period jitter 0.1 µF C DUT GND 50 Figure 1. Duty Cycle Definition 80 20 /t3 (0 CY241V08A-05,06 Min. Typ. Max. Unit 0.8 1.4 – V/ns 0.8 1.4 – V/ns 0.7 1.1 – V/ns 0.7 1.1 – V/ns – ...

Page 5

... S08.15 STANDARD PKG. SZ08.15 LEAD FREE PKG. SEATING PLANE 0.061[1.549] 0.068[1.727] 0.004[0.102] 0.004[0.102] 0°~8° 0.016[0.406] 0.0098[0.249] 0.035[0.889] CY241V08A-05,06 Operating Voltage Features 3.3V Linear VCXO control curve 3.3V Linear VCXO control curve MAX. PART # 0.010[0.254] X 45° ...

Page 6

... Document History Page Document Title: CY241V08A-05,06 MPEG Clock Generator with VCXO Document Number: 38-07670 REV. ECN NO. Issue Date ** 214066 See ECN Document #: 38-07670 Rev. ** Orig. of Change Description of Change RGL New Data Sheet CY241V08A-05,06 Page [+] Feedback ...

Related keywords