PDSP16116AB0GG Mitel Networks Corporation, PDSP16116AB0GG Datasheet

no-image

PDSP16116AB0GG

Manufacturer Part Number
PDSP16116AB0GG
Description
16 X 16 Bit Complex Multiplier
Manufacturer
Mitel Networks Corporation
Datasheet
Supersedes October 1996 version, DS3707 - 4.2
32-bit adder/subtractors and all the control logic required to sup-
port Block Floating Point Arithmetic as used in FFT applications.
bit words every 50ns and can be configured to output the com-
plete complex (32132) bit result within a single cycle. The data
format is fractional two’s complement.
a two-chip 20MHz complex multiplier accumulator with 20-bit
accumulator registers and output shifters. The PDSP16116A in
combination with two PDSP16318As and two PDSP1601As
forms a complete 20MHz Radix 2 DIT FFT butterfly solution
which fully supports block floating point arithmetic. The
PDSP16116 has an extremely high throughput that is suited to
recursive algorithms as all calculations are performed with a
single pipeline delay (two cycle fall-through).
FEATURES
I
I
I
I
I
I
I
I
I
I
APPLICATIONS
I
I
I
I
I
ORDERING INFORMATION
PDSP16116 MC GGDR
PDSP16116A B0 AC
PDSP16116A A0 AC
PDSP16116A B0 GG
PDSP16116A MC GGDR 20MHz MIL-883 screened
PDSP16116B B0 AC
PDSP16116D B0 GG
Complex Number (16116)3(16116) Multiplication
The PDSP16116 contains four 16316 array multipliers, two
The PDSP16116A variant will multiply two complex (16116)
Full 32-bit Result
20MHz Clock Rate
Block Floating Point FFT Butterfly Support
(21)3(21) Trap
Two’s Complement Fractional Arithmetic
TTL Compatible I/O
Complex Conjugation
2 Cycle Fall Through
144-pin PGA or QFP packages
Fast Fourier Transforms
Digital Filtering
Radar and Sonar Processing
Instrumentation
Image Processing
In combination with a PDSP16318A, the PDSP16116A forms
10MHz MIL-883 screened
20MHz Industrial
20MHz Military
20MHz Industrial
25MHz Industrial
31·5MHz Industrial
ASSOCIATED PRODUCTS
PDSP16318/A Complex Accumulator
PDSP16112/A (16116)3(12112) Complex Multiplier
PDSP16330/A Pythagoras Processor
PDSP1601/A
PDSP16350
PDSP16256
PDSP16510
16 X 16 Bit Complex Multiplier
XR15:0
MULT
REG
REG
ADD/SUB
Fig. 1 Simplified block diagram
ALU and Barrel Shifter
Precision Digital Modulator
Programmable FIR Filter
Single Chip FFT Processor
SHIFT
PR15:0
REG
XI15:0
MULT
REG
REG
YR15:0
MULT
REG
REG
DS3707 - 5.3 October 1997
PDSP16116
ADD/SUB
SHIFT
PI15:0
REG
YI15:0
MULT
REG
REG

Related parts for PDSP16116AB0GG

PDSP16116AB0GG Summary of contents

Page 1

Supersedes October 1996 version, DS3707 - 4.2 The PDSP16116 contains four 16316 array multipliers, two 32-bit adder/subtractors and all the control logic required to sup- port Block Floating Point Arithmetic as used in FFT applications. The PDSP16116A variant will multiply ...

Page 2

PDSP16116 SYSTEM FEATURES The PDSP16116 has a number of features tailored for sys- tem applications. (21)3(21) Trap In multiply operations using two’s complement fractional no- tation, the (21)3(21) operation forms an invalid result because 11 is not representable in the ...

Page 3

XR15:0 REG C 16316 O M MULT P ‘1’ MUX REG OVR CLK WTA AR15:13 WTB AI15:13 INTERNAL CONTROL SOBPF SIGNALS LOGIC EOPSS SFTR SFTA GWR4:0 WTOUT OER Fig. 2 PDSP16116 Block diagram CEX XI15:0 YR15:0 CEY REG REG C ...

Page 4

PDSP16116 Fig. 3a Pin connections for 144 I/O power pin grid array package (bottom view) Fig. 3b Pin connections for 144 I/O ceramic quad ...

Page 5

Signal PI14 PI15 WTOUT1 WTOUT0 SFTR0 SFTR1 SFTR2 OEI CONY ...

Page 6

PDSP16116 NORMAL MODE OPERATION When the MBFP mode select input is held low the ‘Normal’ mode of operation is selected. This mode supports all complex multiply operations that do not require block floating point arithmetic. Complex two’s complement fractional data ...

Page 7

Shifter Each of the two adder/subtractors are followed by shifters controlled via the WTB control input. These shifters can each apply two different shifts; however, the same shift is applied to both real and imaginary components. The four shift options ...

Page 8

PDSP16116 MBFP Mode select. When high, block floating point (BFP) mode is selected. This allows the device to maintain the dynamic range of the data using a series of word tags. This is especially useful in FFT applications. When low, ...

Page 9

OSEL1 :0 The outputs from the device are selected by the OSEL0 and OSEL1 instruction bits. These controls allow selection of the output combination during the current cycle (they are not registered). There are four possible output configurations that allow ...

Page 10

PDSP16116 The butterfly operation The butterfly operation is the arithmetic operation which is repeated many times to produce an FFT. The PDSP16116- based butterfly processor performs this operation in a low power high accuracy chip set. A A′ = A1BW ...

Page 11

CLK SOBFP EOPSS WTA, WTB A′, B′, BTOUT GWR START OF FIRST PASS In practice, data output may never approach the theoretical maximum. Hence, it may be worthwhile to try various universal exponents ...

Page 12

PDSP16116 OUTPUT P PORTS OUTPUT SFTA1:0 INPUT DATA X AND Y INPUT CONTROLS CEX AND CEY INPUT CONTROLS CONX AND CONY INPUT CONTROL WTB1:0 OER AND OEI t OPLZ OUTPUT P PORTS HIGH Z Test Waveform measurement level Delay from ...

Page 13

ELECTRICAL CHARACTERISTICS The Electrical Characteristics are guaranteed over the following range of operating conditions, unless otherwise stated 15V±10%, GND = 0V Static Characteristics Characteristic Output high voltage Output low voltage Input high voltage Input high voltage ...

Page 14

PDSP16116 ABSOLUTE MAXIMUM RATINGS (NOTE 1) Supply voltage Input voltage Output voltage, V OUT Clamp diode current per pin, I (see note 2) K Static discharge voltage (HBM) Storage temperature Ambient temperature with power ...

Page 15

...

Page 16

...

Page 17

North America Tel: +1 (770) 486 0194 Fax: +1 (770) 631 8213 Information relating to products and services furnished herein by Mitel Corporation or its subsidiaries (collectively “Mitel”) is believed to be reliable. However, Mitel assumes no liability for errors ...

Related keywords