25C040 MicrochipTechnology, 25C040 Datasheet - Page 5

no-image

25C040

Manufacturer Part Number
25C040
Description
4KSPIBusSerialEEPROM
Manufacturer
MicrochipTechnology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
25C040-I/P
Manufacturer:
MCP
Quantity:
134
Part Number:
25C040-I/P
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
25C040-I/SN
Manufacturer:
MCP
Quantity:
7 217
Part Number:
25C040-I/SN
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
25C040-I/SN
Manufacturer:
MICROCHI
Quantity:
20 000
Part Number:
25C040/P
Manufacturer:
MCP
Quantity:
642
Part Number:
25C040T-I/SN
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
2.0
2.1
A low level on this pin selects the device. A high level
deselects the device and forces it into standby mode.
However, a programming cycle which is already initi-
ated or in progress will be completed, regardless of the
CS input signal. If CS is brought high during a program
cycle, the device will go in standby mode as soon as
the programming cycle is complete. As soon as the
device is deselected, SO goes to the high impedance
state, allowing multiple parts to share the same SPI
bus. A low to high transition on CS after a valid write
sequence initiates an internal write cycle. After power-
up, a low level on CS is required prior to any sequence
being initiated.
2.2
The SI pin is used to transfer data into the device. It
receives instructions, addresses, and data. Data is
latched on the rising edge of the serial clock.
2.3
The SO pin is used to transfer data out of the 25xx040.
During a read cycle, data is shifted out on this pin after
the falling edge of the serial clock.
2.4
The SCK is used to synchronize the communication
between a master and the 25xx040. Instructions,
addresses, or data present on the SI pin are latched
on the rising edge of the clock input, while data on the
SO pin is updated after the falling edge of the clock
input.
1997 Microchip Technology Inc.
PIN DESCRIPTIONS
Chip Select (CS)
Serial Input (SI)
Serial Output (SO)
Serial Clock (SCK)
25AA040/25LC040/25C040
Preliminary
2.5
This pin is a hardware write protect input pin. When
WP is low, all writes to the array or status register are
disabled, but any other operation functions normally.
When WP is high, all functions, including non-volatile
writes operate normally. WP going low at any time will
reset the write enable latch and inhibit programming,
except when an internal write has already begun. If an
internal write cycle has already begun, WP going low
will have no effect on the write. See Table 3-2 for Write
Protect Functionality Matrix.
2.6
The HOLD pin is used to suspend transmission to the
25xx040 while in the middle of a serial sequence with-
out having to re-transmit the entire sequence over at a
later time. It must be held high any time this function is
not being used. Once the device is selected and a
serial sequence is underway, the HOLD pin may be
pulled low to pause further serial communication with-
out resetting the serial sequence. The HOLD pin must
be brought low while SCK is low, otherwise the HOLD
function will not be invoked until the next SCK high to
low transition. The 25xx040 must remain selected dur-
ing this sequence. The SI, SCK, and SO pins are in a
high impedance state during the time the part is
paused and transitions on these pins will be ignored.
To resume serial communication, HOLD must be
brought high while the SCK pin is low, otherwise serial
communication will not resume. Lowering the HOLD
line at any time will tri-state the SO line.
Write Protect (WP)
Hold (HOLD)
DS21204A-page 5

Related parts for 25C040