ISL12028 Intersil Corporation, ISL12028 Datasheet - Page 19

no-image

ISL12028

Manufacturer Part Number
ISL12028
Description
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL12028AIB27Z
Manufacturer:
Rohm
Quantity:
3 866
Part Number:
ISL12028AIV27Z
Manufacturer:
Intersil
Quantity:
957
Part Number:
ISL12028IB27AZ
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL12028IBAZ-T
Manufacturer:
Intersil
Quantity:
3
Part Number:
ISL12028IV27Z
Manufacturer:
Intersil
Quantity:
108
Part Number:
ISL12028IV27Z-T
Manufacturer:
Intersil
Quantity:
2 500
Part Number:
ISL12028IV30AZ
Manufacturer:
INTERSIL
Quantity:
20 000
Write Operations
BYTE WRITE
For a write operation, the device requires the Slave Address
Byte and the Word Address Bytes. This gives the master
access to any one of the words in the array or CCR. (Note:
Prior to writing to the CCR, the master must write a 02h, then
06h to the status register in two preceding operations to
enable the write operation. See “Writing to the Clock/Control
Registers.”) Upon receipt of each address byte, the
ISL12028 responds with an acknowledge. After receiving
both address bytes the ISL12028 awaits the eight bits of
data. After receiving the 8 data bits, the ISL12028 again
responds with an acknowledge. The master then terminates
the transfer by generating a stop condition. The ISL12028
then begins an internal write cycle of the data to the non-
volatile memory. During the internal write cycle, the device
inputs are disabled, so the device will not respond to any
requests from the master. The SDA output is at high
impedance. See Figure 20.
A write to a protected block of memory is ignored, but will still
receive an acknowledge. At the end of the write command,
the ISL12028 will not initiate an internal write cycle, and will
continue to ACK commands.
PAGE WRITE
The ISL12028 has a page write operation. It is initiated in the
same manner as the byte write operation; but instead of
terminating the write cycle after the first data byte is
transferred, the master can transmit up to 15 more bytes to
the memory array and up to 7 more bytes to the clock/control
registers. The RTC registers require a page write (8 bytes),
individual register writes are not allowed. (Note: Prior to
writing to the CCR, the master must write a 02h, then 06h to
the status register in two preceding operations to enable the
ADDRESS POINTER ENDS
6 BYTES
FIGURE 21. WRITING 12 BYTES TO A 16-BYTE MEMORY PAGE STARTING AT ADDRESS 10
SIGNALS FROM
THE MASTER
SDA BUS
SIGNALS FROM
THE SLAVE
ADDRESS = 5
AT ADDR = 5
19
S
A
R
T
T
1
ADDRESS
FIGURE 20. BYTE WRITE SEQUENCE
SLAVE
1
1
1
0
ISL12028
A
C
K
0 0 0 0 0 0 0
ADDRESS 1
WORD
write operation. See “Writing to the Clock/Control
Registers.”)
After the receipt of each byte, the ISL12028 responds with
an acknowledge, and the address is internally incremented
by one.The address pointer remains at the last address byte
written. When the counter reaches the end of the page, it
“rolls over” and goes back to the first address on the same
page. This means that the master can write 16 bytes to a
memory array page or 8 bytes to a CCR section starting at
any location on that page. For example, if the master begins
writing at location 10 of the memory and loads 15 bytes, then
the first 6 bytes are written to addresses 10 through 15, and
the last 6 bytes are written to columns 0 through 5.
Afterwards, the address counter would point to location 6 on
the page that was just written. If the master supplies more
than the maximum bytes in a page, then the previously
loaded data is over-written by the new data, one byte at a
time. Refer to Figure 21.The master terminates the Data
Byte loading by issuing a stop condition, which causes the
ISL12028 to begin the non-volatile write cycle. As with the
byte write operation, all inputs are disabled until completion
of the internal write cycle. Refer to Figure 22 for the address,
acknowledge, and data transfer sequence.
STOPS AND WRITE MODES
Stop conditions that terminate write operations must be sent
by the master after sending at least 1 full data byte and it’s
associated ACK signal. If a stop is issued in the middle of a
data byte, or before 1 full data byte + ACK is sent, then the
ISL12028 resets itself without performing the write. The
contents of the array are not affected.
.
ADDRESS
A
C
K
10
ADDRESS 0
WORD
A
C
K
6 BYTES
DATA
ADDRESS
A
C
K
15
O
S
T
P
April 17, 2006
FN8233.3

Related parts for ISL12028