LPC2478 NXP Semiconductors, LPC2478 Datasheet - Page 41

no-image

LPC2478

Manufacturer Part Number
LPC2478
Description
NXP Semiconductors designed the LPC2478 microcontroller, powered by theARM7TDMI-S core, to be a highly integrated microcontroller for a wide range ofapplications that require advanced communications and high quality graphic displays
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2478
Manufacturer:
NXP
Quantity:
10 000
Part Number:
LPC2478-STK-MICTOR
Manufacturer:
Olimex Ltd.
Quantity:
135
Part Number:
LPC2478FBD
Manufacturer:
NXP
Quantity:
17
Part Number:
LPC2478FBD208
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC2478FBD208
Manufacturer:
NXP/44
Quantity:
99
Part Number:
LPC2478FBD208
Manufacturer:
NXP
Quantity:
2 333
Part Number:
LPC2478FBD208
Manufacturer:
NXP
Quantity:
5
Part Number:
LPC2478FBD208
0
Company:
Part Number:
LPC2478FBD208
Quantity:
1 200
Part Number:
LPC2478FBD208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC2478FBD208,551
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC2478FET208
0
Part Number:
LPC2478FET208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC2478
Product data sheet
7.20.1 Features
7.20 I
7.21 I
The LPC2478 contains three I
The I
(SCL), and a serial data line (SDA). Each device is recognized by a unique address and
can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the
capability to both receive and send information (such as memory). Transmitters and/or
receivers can operate in either master or slave mode, depending on whether the chip has
to initiate a data transfer or is only addressed. The I
be controlled by more than one bus master connected to it.
The I
The I
The I
and one word select signal. The basic I
master, and one slave. The I
and receive channel, each of which can operate as either a master or a slave.
2
2
C-bus serial I/O controller
S-bus serial I/O controllers
Conforms to Multimedia Card Specification v2.11.
Conforms to Secure Digital Memory Card Physical Layer Specification, v0.96.
Can be used as a multimedia card bus or a secure digital memory card bus host. The
SD/MMC can be connected to several multimedia cards or a single secure digital
memory card.
DMA supported through the GPDMA controller.
I
I
devices connected to the same bus lines.
Easy to configure as master, slave, or master/slave.
Programmable clocks allow versatile rate control.
Bidirectional data transfer between masters and slaves.
Multi-master bus (no central master).
Arbitration between simultaneously transmitting masters without corruption of serial
data on the bus.
Serial clock synchronization allows devices with different bit rates to communicate via
one serial bus.
Serial clock synchronization can be used as a handshake mechanism to suspend and
resume serial transfer.
The I
2
2
2
2
2
2
C0 is a standard I
C1 and I
C-bus is bidirectional, for inter-IC control using only two wires: a serial clock line
C-bus implemented in LPC2478 supports bit rates up to 400 kbit/s (Fast I
S-bus provides a standard communication interface for digital audio applications.
S-bus specification defines a 3-wire serial bus using one data line, one clock line,
2
C-bus can be used for test and diagnostic purposes.
2
C2 use standard I/O pins and do not support powering off of individual
All information provided in this document is subject to legal disclaimers.
Rev. 3 — 12 September 2011
2
C compliant bus interface with open-drain pins.
2
S interface on the LPC2478 provides a separate transmit
2
C-bus controllers.
2
S connection has one master, which is always the
Single-chip 16-bit/32-bit microcontroller
2
C-bus is a multi-master bus and can
LPC2478
© NXP B.V. 2011. All rights reserved.
2
C-bus).
41 of 93

Related parts for LPC2478