AD9761 Analog Devices, AD9761 Datasheet - Page 14

no-image

AD9761

Manufacturer Part Number
AD9761
Description
10-Bit, Complete, 40 MSPS, dual Transmit D/A Converter
Manufacturer
Analog Devices
Datasheet

Specifications of AD9761

Resolution (bits)
10bit
Dac Update Rate
40MSPS
Dac Settling Time
35ns
Max Pos Supply (v)
+5.5V
Single-supply
Yes
Dac Type
Current Out
Dac Input Format
Par

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9761ARS
Manufacturer:
AD
Quantity:
3 600
Part Number:
AD9761ARS
Manufacturer:
AD
Quantity:
5 510
Part Number:
AD9761ARS
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9761ARSRL
Manufacturer:
SEMTECH
Quantity:
1 870
Part Number:
AD9761ARSRL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9761ARSZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
result, the digital inputs can also accommodate TTL levels
when DVDD is set to accommodate the maximum high
level voltage, V
to 3.3 V will typically ensure proper compatibility of most
TTL logic families. Figure 13 shows the equivalent digital
input circuit for the data, sleep, and clock inputs.
Since the AD9761 is capable of being updated up to 40 MSPS,
the quality of the clock and data input signals are important
in achieving the optimum performance. The drivers of the
digital data interface circuitry should be specified to meet
the minimum setup and hold times of the AD9761 as well
as its required min/max input logic level thresholds. The
external clock driver circuitry should provide the AD9761
with a low jitter clock input meeting the min/max logic
levels while providing fast edges. Fast clock edges will help
minimize any jitter that can manifest itself as phase noise
on a reconstructed waveform.
Digital signal paths should be kept short, and run lengths
matched to avoid propagation delay mismatch. The inser-
tion of a low value resistor network (i.e., 20  to 100 )
between the AD9761 digital inputs and driver outputs
may be helpful in reducing any overshooting and ringing at
the digital inputs, which contributes to data feedthrough.
Operating the AD9761 with reduced logic swings and a
corresponding digital supply (DVDD) will also reduce data
feedthrough.
RESET/SLEEP MODE OPERATION
The RESET/SLEEP input can be used either to power down
the AD9761 or reset its internal digital interface logic. If the
RESET/SLEEP input is asserted for greater than one clock
cycle but under four clock cycles by applying a Logic 1, the
internal state machine will be reset. If the RESET/SLEEP input
is asserted for four clock cycles or longer, the power-down func-
tion of the AD9761 will be initiated. The power-down function
turns off the output current and reduces the supply current to
less than 9 mA over the specified supply range of 3 V to 5.5 V
and temperature range.
AD9761
CLOCK/WRITE
SELECT
RESET
DATA
Figure 13. Equivalent Digital Input
OH(MAX)
Figure 12.Timing Diagram
DIGITAL
INPUT
, of the TTL drivers. A DVDD of 3 V
I
0
Q
0
DVDD
I
1
Q
1
–14–
The power-up and power-down characteristics of the AD9761
are dependent upon the value of the compensation
capacitor connected to COMP1 and COMP3. With a
nominal value of 0.1 µF, the AD9761 takes less than 5 µs to
power down and approximately 3.25 ms to power back up.
POWER DISSIPATION
The power dissipation of the AD9761 is dependent on several
factors, including
1. AVDD and DVDD, the power supply voltages.
2. I
3. f
4. The reconstructed digital input waveform.
The power dissipation is directly proportional to the analog
supply current, I
I
ure 14, and is insensitive to f
Conversely, I
waveform, f
and 16 show I
output ratio’s (f
DVDD = 5 V and DVDD = 3 V, respectively.
AVDD
CLOCK
OUTFS
is directly proportional to I
20
10
70
60
50
40
30
, the full-scale current output.
30
25
20
15
10
, the update rate.
0
5
0
Figure 15. I
0
1
CLOCK
DVDD
DVDD
2
OUT
AVDD
, and digital supply, DVDD. Figures 15
Figure 14. I
is dependent on both the digital input
/f
as a function of a full-scale sine wave
3
0.05
CLOCK
, and the digital supply current, I
DVDD
10MSPS
40MSPS
20MSPS
5MSPS
4
RATIO (f
) for various update rates with
vs. Ratio @ DVDD = 5 V
I
OUTFS
5
AVDD
CLOCK
0.10
OUT
OUTFS
(mA)
vs. I
6
/f
CLK
.
)
, as shown in Fig-
OUTFS
7
2.5MSPS
0.15
8
9
0.20
10
REV. C
DVDD
.

Related parts for AD9761