AD5791 Analog Devices, AD5791 Datasheet - Page 22

no-image

AD5791

Manufacturer Part Number
AD5791
Description
Manufacturer
Analog Devices
Datasheet

Specifications of AD5791

Resolution (bits)
20bit
Dac Update Rate
1MSPS
Dac Settling Time
1µs
Max Pos Supply (v)
+16.5V
Single-supply
No
Dac Type
Unbuffered Vout
Dac Input Format
Ser,SPI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD5791ARUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5791BRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD5791
Asynchronous DAC Update
In this mode, LDAC is held high while data is being clocked
into the input shift register. The DAC output is asynchronously
updated by taking LDAC low after SYNC has been taken high.
The update now occurs on the falling edge of LDAC .
Reset Function ( RESET )
The
either by asserting the RESET pin or by utilizing the software
RESET control function (see
used, it should be hardwired to IOV
Table 9. Hardware Control Pins Truth Table
LDAC
X
X
0
0
1
1
0
1
0
1
ON-CHIP REGISTERS
DAC Register
Table 10 outlines how data is written to and read from the DAC register.
Table 10. DAC Register
MSB
DB23
R/W
R/W
The following equation describes the ideal transfer function of the DAC:
where:
V
V
D is the 20-bit code programmed to the DAC.
X is don’t care.
1
1
REFN
REFP
AD5791
V
is the positive voltage applied at the V
is the negative voltage applied at the V
OUT
CLR
X
X
0
1
0
1
0
1
0
=
1
X
1
X
(
can be reset to its power-on state by two means:
V
REFP
2
1
1
RESET
0
1
1
1
1
1
1
1
1
1
20
V
DB22
0
REFN
1
)
×
Table 14
D
Function
The
The
The DAC register is loaded with the clearcode register value and the output is set accordingly.
The output is set according to the DAC register value.
The DAC register is loaded with the clearcode register value and the output is set accordingly.
The output is set according to the DAC register value.
The output remains at the clear code value.
The output remains set according to the DAC register value.
The output remains at the clear code value.
The DAC register is loaded with the clearcode register value and the output is set accordingly.
The DAC register is loaded with the clearcode register value and the output is set accordingly.
The output remains at the clear code value
The output is set according to the DAC register value.
+
V
AD5791
AD5791
CC
REFN
). If the
.
REFP
DB21
0
REFN
is in reset mode. The device cannot be programmed.
is returned to its power-on state. All registers are set to their default values.
Register address
RESET pin is not
input pins.
input pins.
Rev. C | Page 22 of 28
DB20
1
Asynchronous Clear Function (CLR)
The CLR pin is an active low clear that allows the output to
be cleared to a user defined value. The 20-bit clear code value
is programmed to the clearcode register (see
necessary to maintain
to complete the operation (see
is returned high the output remains at the clear value (if LDAC
is high) until a new value is loaded to the DAC register. The
output cannot be updated with a new value while the CLR pin is
low. A clear operation can also be performed by setting the CLR
bit in the software control register (see
DB19
CLR low for a minimum amount of time
DAC register data
Figure 2
20-bits of data
).When the
Table 14
DB0
Table 13
Data Sheet
).
CLR signal
). It is
LSB

Related parts for AD5791